
M0A21/M0A23 Series
May 06, 2022
Page
200
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
APB Clock Divider Register (CLK_PCLKDIV)
Register
Offset
R/W
Description
Reset Value
CLK_PCLKDIV
0x34
R/W
APB Clock Divider Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
APB1DIV
Reserved
APB0DIV
Bits
Description
[31:7]
Reserved
Reserved.
[6:4]
APB1DIV
APB1 Clock DIvider
APB1 clock can be divided from HCLK
000: PCLK1 = HCLK.
001: PCLK1 = 1/2 HCLK.
010: PCLK1 = 1/4 HCLK.
011: PCLK1 = 1/8 HCLK.
100: PCLK1 = 1/16 HCLK.
Others: Reserved.
[3]
Reserved
Reserved.
[2:0]
APB0DIV
APB0 Clock DIvider
APB0 clock can be divided from HCLK
000: PCLK0 = HCLK.
001: PCLK0 = 1/2 HCLK.
010: PCLK0 = 1/4 HCLK.
011: PCLK0 = 1/8 HCLK.
100: PCLK0 = 1/16 HCLK.
Others: Reserved.