
M0A21/M0A23 Series
May 06, 2022
Page
377
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
PWM Dead-time Control Register 0_1, 2_3, 4_5 (PWM_DTCTL0_1, 2_3, 4_5)
Register
Offset
R/W
Description
Reset Value
PWM_DTCTL0_1
0x70
R/W
PWM Dead-time Control Register 0/1
0x0000_0000
PWM_DTCTL2_3
0x74
R/W
PWM Dead-time Control Register 2/3
0x0000_0000
PWM_DTCTL4_5
0x78
R/W
PWM Dead-time Control Register 4/5
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
DTCKSEL
23
22
21
20
19
18
17
16
Reserved
DTEN
15
14
13
12
11
10
9
8
Reserved
DTCNT
7
6
5
4
3
2
1
0
DTCNT
Bits
Description
[31:25]
Reserved
Reserved.
[24]
DTCKSEL
Dead-time Clock Select (Write Protect)
0 = Dead-time clock source from PWM_CLK.
1 = Dead-time clock source from prescaler output.
Note:
This bit is write protected. Refer to REGWRPROT register.
[23:17]
Reserved
Reserved.
[16]
DTEN
Enable Dead-time Insertion for PWM Pair (Write Protect)
PWM_CH0 andPWM_CH1
PWM_CH2 andPWM_CH3
PWM_CH4 andPWM_CH5
Dead-time insertion is only active when this pair of complementary PWM is enabled. If dead- time insertion is
inactive, the outputs of pin pair are complementary without any delay.
0 = Dead-time insertion Disabled on the pin pair.
1 = Dead-time insertion Enabled on the pin pair.
Note:
This bit is write protected. Refer to SYS_REGLCTL register.
[15:12]
Reserved
Reserved.
[11:0]
DTCNT
Dead-time Counter (Write Protect)
The dead-time can be calculated from the following formula:
DTCKSEL=0: Dead-time = (DTCNT[11:0]+1) * PWM_CLK period.
DTCKSEL=1: Dead-time = (DTCNT[11:0]+1) * PWM_CLK period * (1).
Note:
This bit is write protected. Refer to SYS_REGLCTL register.