
M0A21/M0A23 Series
May 06, 2022
Page
242
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Valid
sample
PA.0
(PA_PIN[0])
256*
(de-bounce
clock cycle)
GPIO_DBCTL[3:0] = 4'b1000
Valid
data
pin high
valid data
INTSRC[0]
(PA_INTSRC)
pin low
valid data
PA_INTTYPE[0] = 1'b0
interrupt
Figure 6.5-7 GPIO Falling Edge Trigger Interrupt
GPIO Digital Input Path Disable Control
User can disable GPIO digital input path by setting DINOFF (Px_DINOFF[n+16]). When GPIO digital
input path is disabled, the digital input pin value PIN (Px_PIN[n]) is tied to low. By the way, the GPIO
digital input path is force disabled by hardware and DINOFF control is useless when I/O function
configure as ADC/ACMP/ext. XTL
GPIO Group Clock On-Off Control
User can disable GPIO group clock by setting GPIO_CLKON. When GPxOn is diabled, the group clock
is Off, the
GPIO register
and pin control and PDIO circiut are not workable. Only GPIO_DBCTL and
GPIO_CLKON can be wrote.