
M0A21/M0A23 Series
May 06, 2022
Page
322
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
6.8.7
Register Description
WDT Control Register (WDT_CTL)
Register
Offset
R/W
Description
Reset Value
WDT_CTL
0x00
R/W
WDT Control Register
0x0000_0800
31
30
29
28
27
26
25
24
ICEDEBUG
SYNC
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
TOUTSEL
7
6
5
4
3
2
1
0
WDTEN
INTEN
WKF
WKEN
IF
RSTF
RSTEN
Reserved
Bits
Description
[31]
ICEDEBUG
ICE Debug Mode Acknowledge Disable Bit (Write Protect)
0 = ICE debug mode acknowledgement affects WDT counting.
WDT up counter will be held while CPU is held by ICE.
1 = ICE debug mode acknowledgement Disabled.
WDT up counter will keep going no matter CPU is held by ICE or not.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[30]
SYNC
WDT Enable Control SYNC Flag Indicator (Read Only)
If user executes enable/disable WDTEN (WDT_CTL[7]), this flag can be indicated enable/disable WDTEN
function is completed or not.
0 = Set WDTEN bit is completed.
1 = Set WDTEN bit is synchronizing and not become active yet.
Note:
Performing enable or disable WDTEN bit needs 2 * WDT_CLK period to become active.
[29:12]
Reserved
Reserved.
[11:8]
TOUTSEL
WDT Time-out Interval Selection (Write Protect)
These four bits select the time-out interval period for the WDT.
0000 = 2
4
* WDT_CLK.
0001 = 2
6
* WDT_CLK.
0010 = 2
8
* WDT_CLK.
0011 = 2
10
* WDT_CLK.
0100 = 2
12
* WDT_CLK.
0101 = 2
14
* WDT_CLK.
0110 = 2
16
* WDT_CLK.
0111 = 2
18
* WDT_CLK.
1000 = 2
20
* WDT_CLK.
Note:
This bit is write protected. Refer to the SYS_REGLCTL register.
[7]
WDTEN
WDT Enable Bit (Write Protect)