
M0A21/M0A23 Series
May 06, 2022
Page
383
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
PWM Brake Noise Filter Register (PWM_BNF)
Register
Offset
R/W
Description
Reset Value
PWM_BNF
0xC0
R/W
PWM Brake Noise Filter Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
BK1SRC
23
22
21
20
19
18
17
16
Reserved
BK0SRC
15
14
13
12
11
10
9
8
BRK1PINV
BRK1FCNT
BRK1NFSEL
BRK1NFEN
7
6
5
4
3
2
1
0
BRK0PINV
BRK0FCNT
BRK0NFSEL
BRK0NFEN
Bits
Description
[31:25]
Reserved
Reserved.
[24]
BK1SRC
Brake 1 Pin Source Select
For PWM0 setting:
0 = Brake 1 pin source come from PWM0_BRAKE1.
1 = Reserved
[23:17]
Reserved
Reserved.
[16]
BK0SRC
Brake 0 Pin Source Select
For PWM0 setting:
0 = Brake 0 pin source come from PWM0_BRAKE0.
1 = Reserved.
[15]
BRK1PINV
Brake 1 Pin Inverse
0 = The state of pin PWMx_BRAKE1 is passed to the negative edge detector.
1 = The inversed state of pin PWMx_BRAKE1 is passed to the negative edge detector.
[14:12]
BRK1FCNT
Brake 1 Edge Detector Filter Count
The register bits control the Brake1 filter counter to count from 0 to BRK1FCNT.
[11:9]
BRK1NFSEL
Brake 1 Edge Detector Filter Clock Selection
000 = Filter clock = HCLK.
001 = Filter clock = HCLK/2.
010 = Filter clock = HCLK/4.
011 = Filter clock = HCLK/8.
100 = Filter clock = HCLK/16.
101 = Filter clock = HCLK/32.
110 = Filter clock = HCLK/64.
111 = Filter clock = HCLK/128.
[8]
BRK1NFEN
PWM Brake 1 Noise Filter Enable Bit
0 = Noise filter of PWM Brake 1 Disabled.