
M0A21/M0A23 Series
May 06, 2022
Page
199
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
Clock Divider Number Register 0 (CLK_CLKDIV0)
Register
Offset
R/W
Description
Reset Value
CLK_CLKDIV0
0x20
R/W
Clock Divider Number Register 0
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
ADCDIV
15
14
13
12
11
10
9
8
UART1DIV
UART0DIV
7
6
5
4
3
2
1
0
Reserved
HCLKDIV
Bits
Description
[31:24]
Reserved
Reserved.
[23:16]
ADCDIV
ADC Clock Divide Number From ADC Clock Source
ADC clock frequency = (ADC clock source frequency) / ( 1).
[15:12]
UART1DIV
UART1 Clock Divide Number From UART1 Clock Source
UART1 clock frequency = (UART1 clock source frequency) / (UA 1).
[11:8]
UART0DIV
UART0 Clock Divide Number From UART0 Clock Source
UART0 clock frequency = (UART0 clock source frequency) / (UA 1).
[7:4]
Reserved
Reserved.
[3:0]
HCLKDIV
HCLK Clock Divide Number From HCLK Clock Source
HCLK clock frequency = (HCLK clock source frequency) / (H 1).