
M0A21/M0A23 Series
May 06, 2022
Page
172
of 746
Rev 1.02
M0
A21
/M
0
A
2
3
SE
RIES
TEC
H
NICAL
RE
FEREN
C
E
M
ANUAL
6.2.15 System Control Register
The Cortex
®
-M0 status and operation mode control are managed by System Control Registers. Including
CPUID, Cortex
®
-M0 interrupt priority and Cortex
®
-M0 power management can be controlled through
these system control registers.
For more detailed information, please refer to the “
Arm
®
Cortex
®
-M0 Technical Reference Manual
” and
“
Arm
®
v6-M Architecture Reference Manual
”.
R:
read only,
W:
write only,
R/W:
both read and write
Register
Offset
R/W Description
Reset Value
SCR Base Address:
SCS_BA = 0xE000_E000
ICSR
0xD04
R/W Interrupt Control and State Register
0x0000_0000
VTOR
0xD08
R/W Vector Table Offset Register
0x0000_0000
AIRCR
0xD0C
R/W Application Interrupt and Reset Control Register
0xFA05_0000
SCR
0xD10
R/W System Control Register
0x0000_0000
SHPR1
0xD18
R/W System Handler Priority Register 1
0x0000_0000
SHPR2
0xD1C
R/W System Handler Priority Register 2
0x0000_0000
SHPR3
0xD20
R/W System Handler Priority Register 3
0x0000_0000