![NEC V854 UPD703006 User Manual Download Page 279](http://html.mh-extra.com/html/nec/v854-upd703006/v854-upd703006_user-manual_249287279.webp)
User’s Manual U11969EJ3V0UM00
279
CHAPTER 8 SERIAL INTERFACE FUNCTION
8.4.8 Timing chart
In the I
2
C bus mode, a target slave device is selected from more than one slave device when the master outputs
an address to the serial bus.
The master transmits the TRC bit that indicates the transfer direction of data following the slave address and starts
serial communication with the slave.
Figures 8-27 and 8-28 show the timing charts of data communication.
The shift operation of the shift register (IIC) is performed in synchronization with the fall of the serial clock (SCK),
the transmitted data is transferred to the SO latch, and output from the SDA pin with the MSB first.
The data input to the SDA pin at the rise of SCL is captured by IIC.
Summary of Contents for V854 UPD703006
Page 2: ...2 User s Manual U11969EJ3V0UM00 MEMO ...
Page 22: ...22 User s Manual U11969EJ3V0UM00 MEMO ...
Page 80: ...80 User s Manual U11969EJ3V0UM00 MEMO ...
Page 134: ...134 User s Manual U11969EJ3V0UM00 MEMO ...
Page 156: ...156 User s Manual U11969EJ3V0UM00 MEMO ...
Page 294: ...294 User s Manual U11969EJ3V0UM00 MEMO ...
Page 320: ...320 User s Manual U11969EJ3V0UM00 MEMO ...
Page 324: ...324 User s Manual U11969EJ3V0UM00 MEMO ...
Page 336: ...336 User s Manual U11969EJ3V0UM00 MEMO ...
Page 376: ...376 User s Manual U11969EJ3V0UM00 MEMO ...
Page 382: ...382 User s Manual U11969EJ3V0UM00 MEMO ...
Page 394: ...394 User s Manual U11969EJ3V0UM00 MEMO ...