CHAPTER 3 CPU ARCHITECTURE
62
User’s Manual U11302EJ4V0UM
Figure 3-14. Data to Be Saved to Stack Memory
Figure 3-15. Data to Be Reset from Stack Memory
Interrupt and
BRK instruction
CALL, CALLF, and
CALLT instructions
PUSH rp instruction
Lower
register pairs
Higher
register pairs
SP SP – 2
SP – 2
SP – 1
SP
SP SP – 2
SP – 2
SP – 1
SP
PC7 to PC0
PC15 to PC8
SP SP – 3
SP – 3
SP – 2
SP – 1
PC15 to PC8
PSW
SP
PC7 to PC0
RETI and RETB
instructions
PC15 to PC8
PSW
PC7 to PC0
SP SP + 3
SP
SP + 1
SP + 2
PC15 to PC8
PC7 to PC0
SP SP + 2
SP
SP + 1
Lower
register pairs
SP SP + 2
SP
SP + 1
Higher
register pairs
RET instruction
POP rp instruction