CHAPTER 15 VFD CONTROLLER/DRIVER
312
User’s Manual U11302EJ4V0UM
15.5 Display Mode and Display Output
The on-chip VFD controller/driver assigns pins FIP0 to FIP52/P127 to digit signals and segment signals (in this
order). The number assigned is specified by display mode registers 0 and 1 (DSPM0 and DSPM1). The remaining
pins are assigned as general-purpose ports.
The pin configuration for a 14-segment display is shown below as an example.
Figure 15-9. Pin Configuration for 14-Segment Display
Remark
T0 to T15: Display digit pins
S0 to S13: Segment pins
...............
Pin name
Number of display digits selected
Display stop
FIP0
FIP1
FIP2
FIP3
FIP4
FIP5
FIP6
FIP7
FIP8
FIP9
FIP10
FIP11
FIP12
FIP13/P80
FIP14/P81
FIP15/P82
FIP16/P83
FIP17/P84
FIP18/P85
FIP19/P86
FIP20/P87
FIP21/P90
FIP22/P91
FIP23/P92
FIP24/P93
FIP25/P94
FIP26/P95
FIP27/P96
FIP28/P97
FIP29/P100
FIP30/P101
FIP31/P102
FIP51/P126
FIP52/P127
FIP0
FIP1
FIP2
FIP3
FIP4
FIP5
FIP6
FIP7
FIP8
FIP9
FIP10
FIP11
FIP12
P80
P81
P82
P83
P84
P85
P86
P87
P90
P91
P92
P93
P94
P95
P96
P97
P100
P101
P102
P126
P127
…
2
…
3
4
14
15
16
…
T0
T1
S0
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
S11
S12
S13
P83
P84
P85
P86
P87
P90
P91
P92
P93
P94
P95
P96
P97
P100
P101
P102
P126
P127
T0
T1
T2
S0
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
S11
S12
S13
P84
P85
P86
P87
P90
P91
P92
P93
P94
P95
P96
P97
P100
P101
P102
P126
P127
T0
T1
T2
T3
S0
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
S11
S12
S13
P85
P86
P87
P90
P91
P92
P93
P94
P95
P96
P97
P100
P101
P102
P126
P127
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
T11
T12
T13
S0
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
S11
S12
S13
P97
P100
P101
P102
P126
P127
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
T11
T12
T13
T14
S0
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
S11
S12
S13
P100
P101
P102
P126
P127
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
T11
T12
T13
T14
T15
S0
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
S11
S12
S13
P101
P102
P126
P127
...............