CHAPTER 3 CPU ARCHITECTURE
66
User’s Manual U11302EJ4V0UM
Table 3-3. Special-Function Register List (2/3)
Address
Special-Function Register (SFR) Name
Symbol
R/W
Manipulatable
Bit Unit
1 Bit
8 Bits 16 Bits
FF60H
Serial operating mode register 0
CSIM0
R/W
√
√
–
00H
FF61H
Serial bus interface control register
SBIC
√
√
–
FF62H
Slave address register
SVA
–
√
–
Undefined
FF63H
Interrupt timing specification register
SINT
√
√
–
00H
FF68H
Serial operating mode register 1
CSIM1
√
√
–
FF69H
Automatic data transmit/receive control register
ADTC
√
√
–
FF6AH
Automatic data transmit/receive address pointer
ADTP
–
√
–
FF6BH
Automatic data transmit/receive interval specification
ADTI
√
√
–
register
FF80H
A/D converter mode register
ADM
√
√
–
01H
FF84H
A/D converter input select register
ADIS
–
√
–
00H
FFA0H
Display mode register 0
DSPM0
∆
Note
√
–
FFA1H
Display mode register 1
DSPM1
–
√
–
FFA2H
Display mode register 2
DSPM2
–
√
–
FFE0H
Interrupt request flag register 0L
xxxx
IF0L
√
√
√
FFE1H
Interrupt request flag register 0H
xxxx
IF0H
√
√
FFE4H
Interrupt mask flag register 0L
xxx x
MK0L
√
√
√
FFH
FFE5H
Interrupt mask flag register 0H
MK0H
√
√
FFE8H
Priority order specification flag register 0L
PR0L
√
√
√
FFE9H
Priority order specification flag register 0H
xxxx
PR0H
√
√
FFECH
External interrupt mode register
INTM0
–
√
–
00H
After
Reset
IF0
MK0
Note
Only bit 7 can be manipulated, and only as a read operation.
PR0