CHAPTER 17 STANDBY FUNCTION
361
User’s Manual U11302EJ4V0UM
17.2 Standby Function Operations
17.2.1 HALT mode
(1) HALT mode set and operating status
The HALT mode is set by executing the HALT instruction. It can be set during main system clock or the
subsystem clock operation.
The operating status in the HALT mode is described below.
Table 17-1. HALT Mode Operating Status
HALT Mode
Setting
Item
When HALT Instruction Is Executed During
Main System Clock Operation
When HALT Instruction Is Executed During
Subsystem Clock Operation
When Main System
Clock Oscillation
Continues
When Main System
Clock Oscillation Stops
Notes 1.
Including the case where an external clock is not supplied as the subsystem clock
2.
Including the case where an external clock is supplied as the subsystem clock
Clock generator
Both main system clock and subsystem clock can be oscillated.
Clock supply to the CPU stops.
CPU
Operation stopped
Ports (output latch)
Status before HALT instruction execution is held.
16-bit timer/event counter
Operation enabled
Operation stopped
8-bit timer/event counter
Operation enabled
when TI1 and TI2 are
Watchdog timer
selected for the count
clock.
A/D converter
Operation stopped
Operation stopped
Watch timer
Operation enabled
Operation enabled
Operation enabled
when f
X
/2
8
is
when f
XT
is selected for
selected for the
the count clock.
count clock.
Clock output
Operation enabled
Operation enabled
Operation enabled
when f
X
/2
3
to f
X
/2
8
when f
XT
is selected for
is selected for the
the output clock.
output clock.
Buzzer output
Operation enabled
BUZ is low level.
VFD controller/driver
Operation disabled
Serial
Other than
Operation enabled
Operation enabled
interface
automatic
when external SCK is
transmit/
selected.
receive
function
Automatic
Operation stopped
transmit/
receive
function
External
INTP0
Operation enabled when the clock for the peripheral hardware
Operation stopped
interrupts
(fx/2
6
or fx/2
7
) is selected as the sampling clock.
INTP1 to
Operation enabled
INTP3
With Subsystem
Clock
Note 2
Without Subsystem
Clock
Note 1