CHAPTER 3 CPU ARCHITECTURE
49
User’s Manual U11302EJ4V0UM
Figure 3-2. Memory Map (
µ
PD780205 and
µ
PD780205A)
0000H
Data memory
space
Internal ROM
40960 x 8 bits
9FFFH
1000H
0FFFH
0800H
07FFH
0080H
007FH
0040H
003FH
0000H
CALLF entry area
CALLT table area
Program area
Program area
Internal high-speed RAM
1024 x 8 bits
Reserved
Reserved
Program
memory
space
A000H
9FFFH
FFFFH
General-purpose
registers
32 x 8 bits
Special-function
registers (SFRs)
256 x 8 bits
Vector table area
FA30H
FA2FH
VFD display RAM
80 x 8 bits
FA80H
FA7FH
FAC0H
FABFH
Buffer RAM
64 x 8 bits
FB00H
FAFFH
FEE0H
FEDFH
FF00H
FEFFH