16
User’s Manual U11302EJ4V0UM
LIST OF FIGURES (1/6)
Figure No.
Title
Page
2-1
Pin I/O Circuits ................................................................................................................................
45
3-1
Memory Map (
µ
PD780204 and
µ
PD780204A) ..............................................................................
48
3-2
Memory Map (
µ
PD780205 and
µ
PD780205A) ..............................................................................
49
3-3
Memory Map (
µ
PD780206) .............................................................................................................
50
3-4
Memory Map (
µ
PD780208) .............................................................................................................
51
3-5
Memory Map (
µ
PD78P0208) ..........................................................................................................
52
3-6
Data Memory Addressing (
µ
PD780204 and
µ
PD780204A) ..........................................................
55
3-7
Data Memory Addressing (
µ
PD780205 and
µ
PD780205A) ..........................................................
56
3-8
Data Memory Addressing (
µ
PD780206) ........................................................................................
57
3-9
Data Memory Addressing (
µ
PD780208) ........................................................................................
58
3-10
Data Memory Addressing (
µ
PD78P0208) ......................................................................................
59
3-11
Program Counter Format ................................................................................................................
60
3-12
Program Status Word Format .........................................................................................................
60
3-13
Stack Pointer Format ......................................................................................................................
61
3-14
Data to Be Saved to Stack Memory ...............................................................................................
62
3-15
Data to Be Reset from Stack Memory ...........................................................................................
62
3-16
General-Purpose Register Configuration .......................................................................................
63
4-1
Port Types .......................................................................................................................................
80
4-2
Block Diagram of P00 and P04 ......................................................................................................
84
4-3
Block Diagram of P01 to P03 .........................................................................................................
84
4-4
Block Diagram of P10 to P17 .........................................................................................................
85
4-5
Block Diagram of P20, P21, P23 to P26 ........................................................................................
86
4-6
Block Diagram of P22 and P27 ......................................................................................................
87
4-7
Block Diagram of P30 to P37 .........................................................................................................
88
4-8
Block Diagram of P70 to P74 .........................................................................................................
89
4-9
Block Diagram of P80 to P87 .........................................................................................................
90
4-10
Block Diagram of P90 to P97 .........................................................................................................
91
4-11
Block Diagram of P100 to P107 .....................................................................................................
92
4-12
Block Diagram of P110 to P117 .....................................................................................................
93
4-13
Block Diagram of P120 to P127 .....................................................................................................
94
4-14
Format of Port Mode Register ........................................................................................................
96
4-15
Format of Pull-up Resistor Option Register ...................................................................................
97
5-1
Clock Generater Block Diagram ..................................................................................................... 101
5-2
Feedback Resistor of Subsystem Clock ........................................................................................ 102
5-3
Format of Processor Clock Control Register ................................................................................. 103
5-4
Format of Display Mode Register 0 ............................................................................................... 105
5-5
Format of Display Mode Register 1 ............................................................................................... 108
5-6
External Circuit of Main System Clock Oscillator .......................................................................... 109
5-7
External Circuit of Subsystem Clock Oscillator ............................................................................. 110
5-8
Examples of Incorrect Resonator Connection ............................................................................... 111
5-9
Main System Clock Stop Function ................................................................................................. 115
5-10
System Clock and CPU Clock Switching ....................................................................................... 118