CHAPTER 1 OUTLINE
32
User’s Manual U11302EJ4V0UM
1.8 Overview of Functions
ROM
Mask ROM
One-time
PROM
32 KB
Note 1
40 KB
Note 1
48 KB
60 KB
60 KB
Note 2
High-speed RAM
1024 bytes
Expansion RAM
–
1024 bytes
1024 bytes
Note 3
Buffer RAM
64 bytes
VFD display RAM
80 bytes
General-purpose registers
8 bits x 8 x 4 banks
With main system
0.4
µ
s/0.8
µ
s/1.6
µ
s/3.2
µ
s/6.4
µ
s (when operated at 5.0 MHz)
clock selected
With subsystem
122
µ
s (when operated at 32.768 kHz)
clock selected
•
16-bit operation
•
Multiply/divide (8 bits x 8 bits, 16 bits
÷
8 bits)
•
Bit manipulation (set, reset, test, and Boolean operation)
•
BCD adjust, and other related operations
I/O ports (including VFD pins)
Total:
74 pins
•
CMOS input:
2 pins
•
CMOS I/O:
27 pins
•
N-ch open-drain I/O:
5 pins
•
P-ch open-drain I/O:
24 pins
•
P-ch open-drain output: 16 pins
VFD controller/driver
Total of display output:
53 pins
•
Segments:
9 to 40 pins
•
Digits:
2 to 16 pins
A/D converter
•
8-bit resolution x 8 channels
•
Power supply voltage: AV
DD
= 4.0 to 5.5 V
Serial interface
•
3-wire serial I/O/SBI/2-wire serial I/O mode selection
possible:
1 channel
•
3-wire serial I/O mode (maximum 64-byte on-chip automatic
transmit/receive function): 1 channel
Notes 1.
The initial value of the internal memory size switching register (IMS) in the
µ
PD780204A and 780205A
is fixed to CFH (60 KB), regardless of the internal memory capacity. Therefore, set the values shown
below for each product before use.
µ
PD780204A: C8H (32 KB)
µ
PD780205A: CAH (40 KB)
2.
32, 40, 48, or 60 KB can be selected by the internal memory size switching register (IMS).
3.
0 or 1024 bytes can be selected by the internal expansion RAM size switching register (IXS).
Item
Part Number
Internal
memory
Instruction set
Minimum
instruction
execution
time
µ
PD780204
µ
PD780204A
µ
PD780205
µ
PD780205A
µ
PD780206
µ
PD780208
µ
PD78P0208