CHAPTER 1 OUTLINE
Preliminary User’s Manual U16315EJ1V0UD
33
1.6 Block Diagram
16-bit timer/
event counter 00
TO00/TI010/P01
TI000/P00
Port 0
P00 to P03
4
Port 1
P10 to P17
Port 2
P20 to P27
8
Port 3
P30 to P33
4
78K/0
CPU
core
Internal
high-speed
RAM
ROM
(Flash
memory)
V
SS
,
EV
SS
IC
(V
PP
)
V
DD
,
EV
DD
Serial
interface CSI10
SI10/P11
SO10/P12
SCK10/P10
ANI0/P20 to
ANI7/P27
Interrupt control
8-bit timer H0
TOH0/P15
8-bit timer H1
TOH1/P16
TI50/TO50/P17
8-bit timer/
event counter 50
8
A/D converter
RxD0/P11
TxD0/P10
Serial
interface UART0
Watchdog timer
RxD6/P14
TxD6/P13
Serial
interface UART6
AV
REF
AV
SS
INTP1/P30 to
INTP4/P33
4
INTP0/P120
8
System control
RESET
X1
X2
Clock monitor
Power on clear/
low voltage
indicator
Reset control
Port 6
P60 to P63
4
Port 7
P70 to P77
Port 12
P120
Port 13
P130
8
Port 14
P140
Ring-OSC
XT1
XT2
TI51/TO51/P33
8-bit timer/
event counter 51
Watch timer
INTP5/P16
INTP6/P140
Clock output control
PCL/P140
Key return
8
KR0/P70 to
KR7/P77
Voltage regulator
REGC
Remark
Items in parentheses are available in the
µ
PD78F0124.