CHAPTER 10 WATCHDOG TIMER
Preliminary User’s Manual U16315EJ1V0UD
213
Cautions 3. After reset is released, WDTM can be written only once by an 8-bit memory
manipulation instruction. If writing attempted a second time, an internal reset signal
is generated.
4. WDTM cannot be set by a 1-bit memory manipulation instruction.
Remarks 1.
f
R
: Ring-OSC clock oscillation frequency
2.
f
XP
: X1 input clock oscillation frequency
3.
×
: Don’t care
4.
Figures in parentheses apply to operation at f
R
= 240 kHz (TYP.), f
XP
= 10 MHz
(2) Watchdog timer enable register (WDTE)
Writing ACH to WDTE clears the watchdog timer counter and starts counting again.
This register can be set by an 8-bit memory manipulation instruction.
RESET input sets this register to 9AH.
Figure 10-3. Format of Watchdog Timer Enable Register (WDTE)
0
1
2
3
4
5
6
7
Symbol
WDTE
Address: FF99H After reset: 9AH R/W
Cautions 1. If a value other than ACH is written to WDTE, an internal reset signal is generated.
2. If a 1-bit memory manipulation instruction is executed for WDTE, an internal reset
signal is generated (an error occurs in the assembler).
3. The value read from WDTE is 9AH (this differs from the written value (ACH)).