CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51
Preliminary User’s Manual U16315EJ1V0UD
177
Figure 7-12. PWM Output Operation Timing
(a) Basic operation (active level = H)
Count clock
TM5n
CR5n
TCE5n
INTTM5n
TO5n
00H 01H
FFH 00H 01H 02H
N N + 1
FFH 00H 01H 02H
M
00H
N
Active level
Active level
Inactive level
(b) CR5n = 00H
Count clock
TM5n
CR5n
TCE5n
INTTM5n
TO5n L
Inactive level
Inactive level
01H
00H
FFH 00H 01H 02H
N N + 1
FFH 00H 01H 02H
M 00H
00H
N + 2
(c) CR5n = FFH
TM5n
CR5n
TCE5n
INTTM5n
TO5n
01H
00H
FFH 00H 01H 02H
N N + 1
FFH 00H 01H 02H
M 00H
FFH
N + 2
Inactive level
Active level
Inactive level
Active level
Inactive level
Remark
n = 0, 1