
Programming Model
http://www.motorola.com/computer/literature
3-23
3
Tick Timer 1 Control Register
This is an 8-bit read/write register that controls Tick Timer 1. It is located
at address $FFF42017.
CEN
Counter Enable. When this bit is high, the counter
increments. When this bit is low, the counter does not
increment.
COC
Clear On Compare. When this bit is high, the counter is
reset to zero when it compares with the compare register.
When this bit is low, the counter is not reset.
COVF
Clear Overflow Counter. The overflow counter is cleared
when a one is written to this bit.
OVF3-OVF0
These four bits are the outputs of the overflow counter.
The overflow counter is incremented each time the tick
timer sends an interrupt to the Local Bus interrupter. The
overflow counter can be cleared by writing a one to the
COVF control bit.
ADR/SIZ
$FFF42017 (8 bits)
BIT
7
6
5
4
3
2
1
0
NAME
OVF3
OVF2
OVF1
OVF0
COVF
COC
CEN
OPER
R
R
R
R
R
C
R/W
R/W
RESET
0 PL
0 PL
0 PL
0 PL
0
0 PL
0 PL
0 PL
Summary of Contents for MVME1X7P
Page 16: ...xvi ...
Page 18: ...xviii ...
Page 20: ...xx ...
Page 26: ...xxvi ...
Page 90: ...1 64 Computer Group Literature Center Web Site Programming Issues 1 ...
Page 248: ...3 50 Computer Group Literature Center Web Site PCCchip2 3 ...
Page 286: ...4 38 Computer Group Literature Center Web Site MCECC Functions 4 ...
Page 288: ...A 2 Computer Group Literature Center Web Site Summary of Changes A ...
Page 316: ...Index IN 14 Computer Group Literature Center Web Site I N D E X ...