
LCSR Programming Model
http://www.motorola.com/computer/literature
2-77
2
Local Bus Interrupter Status Register (bits 24-31)
This register is the local bus interrupter status register. When an interrupt
status bit is high, a local bus interrupt is being generated. When an interrupt
status bit is low, a local interrupt is not being generated. The interrupt
status bits are:
TIC1
Tick timer 1 interrupt.
TIC2
Tick timer 2 interrupt
VI1E
VMEbus IRQ1 edge-sensitive interrupt.
PE
Not used on MVME1x7P.
MWP
VMEbus master write post error interrupt.
SYSF
VMEbus SYSFAIL interrupt.
AB
Not used on MVME1x7P.
ACF
VMEbus ACFAIL interrupt.
ADR/SIZ
$FFF40068 (8 bits of 32)
BIT
31
30
29
28
27
26
25
24
NAME
ACF
AB
SYSF
MWP
PE
VI1E
TIC2
TIC1
OPER
R
R
R
R
R
R
R
R
RESET
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
Summary of Contents for MVME1X7P
Page 16: ...xvi ...
Page 18: ...xviii ...
Page 20: ...xx ...
Page 26: ...xxvi ...
Page 90: ...1 64 Computer Group Literature Center Web Site Programming Issues 1 ...
Page 248: ...3 50 Computer Group Literature Center Web Site PCCchip2 3 ...
Page 286: ...4 38 Computer Group Literature Center Web Site MCECC Functions 4 ...
Page 288: ...A 2 Computer Group Literature Center Web Site Summary of Changes A ...
Page 316: ...Index IN 14 Computer Group Literature Center Web Site I N D E X ...