
2-78
Computer Group Literature Center Web Site
VMEchip2
2
Local Bus Interrupter Status Register (bits 16-23)
This register is the local bus interrupter status register. When an interrupt
status bit is high, a local bus interrupt is being generated. When an interrupt
status bit is low, a local interrupt is not being generated. The interrupt
status bits are:
LM0
GCSR LM0 interrupt.
LM1
GCSR LM1 interrupt.
SIG0
GCSR SIG0 interrupt.
SIG1
GCSR SIG1 interrupt.
SIG2
GCSR SIG2 interrupt.
SIG3
GCSR SIG3 interrupt.
DMA
DMAC interrupt.
VIA
VMEbus interrupter acknowledge interrupt.
ADR/SIZ
$FFF40068 (8 bits of 32)
BIT
23
22
21
20
19
18
17
16
NAME
VIA
DMA
SIG3
SIG2
SIG1
SIG0
LM1
LM0
OPER
R
R
R
R
R
R
R
R
RESET
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
Summary of Contents for MVME1X7P
Page 16: ...xvi ...
Page 18: ...xviii ...
Page 20: ...xx ...
Page 26: ...xxvi ...
Page 90: ...1 64 Computer Group Literature Center Web Site Programming Issues 1 ...
Page 248: ...3 50 Computer Group Literature Center Web Site PCCchip2 3 ...
Page 286: ...4 38 Computer Group Literature Center Web Site MCECC Functions 4 ...
Page 288: ...A 2 Computer Group Literature Center Web Site Summary of Changes A ...
Page 316: ...Index IN 14 Computer Group Literature Center Web Site I N D E X ...