
3-1
3
3
PCCchip2
Introduction
This chapter defines the peripheral channel controller ASIC, referred to
hereafter as the PCCchip2. The PCCchip2 is designed to interface an
MC68040-compatible local bus (Local Bus) to various peripheral devices.
Summary of Major Features
This section lists the major features of the PCCchip2.
❏
BBRAM interface with dynamic sizing support.
❏
8-bit parallel I/O port.
❏
Master and slave interface for CD2401 Intelligent Multi-Protocol
Peripheral.
❏
Host interface to Intel 82596CA LAN Coprocessor.
❏
Host interface to NCR SCSI I/O Processor.
❏
Two 32-bit tick timers.
❏
Interrupt handler for tick timers and all peripherals:
– All interrupts are level-programmable.
– All interrupts are maskable.
– All interrupts provide a unique vector.
Summary of Contents for MVME1X7P
Page 16: ...xvi ...
Page 18: ...xviii ...
Page 20: ...xx ...
Page 26: ...xxvi ...
Page 90: ...1 64 Computer Group Literature Center Web Site Programming Issues 1 ...
Page 248: ...3 50 Computer Group Literature Center Web Site PCCchip2 3 ...
Page 286: ...4 38 Computer Group Literature Center Web Site MCECC Functions 4 ...
Page 288: ...A 2 Computer Group Literature Center Web Site Summary of Changes A ...
Page 316: ...Index IN 14 Computer Group Literature Center Web Site I N D E X ...