
LCSR Programming Model
http://www.motorola.com/computer/literature
2-89
2
Interrupt Level Register 1 (bits 0-7)
This register is used to define the level of the tick timer 1 interrupt and the
tick timer 2 interrupt.
TICK1 LEVEL
These bits define the level of the tick timer 1 interrupt.
TICK2 LEVEL
These bits define the level of the tick timer 2 interrupt.
Interrupt Level Register 2 (bits 24-31)
This register is used to define the level of the DMA controller interrupt and
the VMEbus acknowledge interrupt.
DMA LEVEL These bits define the level of the DMA controller
interrupt.
VIA LEVEL
These bits define the level of the VMEbus interrupter
acknowledge interrupt.
ADR/SIZ
$FFF40078 (8 bits [6 used] of 32)
BIT
7
6
5
4
3
2
1
0
NAME
TICK2 LEVEL
TICK1 LEVEL
OPER
R/W
R/W
RESET
0 PSL
0 PSL
ADR/SIZ
$FFF4007C (8 bits [6 used] of 32)
BIT
31
30
29
28
27
26
25
24
NAME
VIA LEVEL
DMA LEVEL
OPER
R/W
R/W
RESET
0 PSL
0 PSL
Summary of Contents for MVME1X7P
Page 16: ...xvi ...
Page 18: ...xviii ...
Page 20: ...xx ...
Page 26: ...xxvi ...
Page 90: ...1 64 Computer Group Literature Center Web Site Programming Issues 1 ...
Page 248: ...3 50 Computer Group Literature Center Web Site PCCchip2 3 ...
Page 286: ...4 38 Computer Group Literature Center Web Site MCECC Functions 4 ...
Page 288: ...A 2 Computer Group Literature Center Web Site Summary of Changes A ...
Page 316: ...Index IN 14 Computer Group Literature Center Web Site I N D E X ...