INDEX
MOTOROLA
MCF5282 User’s Manual
Index-9
loss-of-clock
alternate clock selection, 9-16
detection, 9-16
reset, 9-16
stop mode, 9-17
loss-of-lock
conditions, 9-15
reset, 9-15
multiplication factor divider (MFD), 9-13
operation, 9-12
1-1 mode, 9-2
normal mode, 9-1
phase and frequency detector (PFD), 9-12
voltage control output (VCO), 9-13
Porting code, 2-16
Power management
features, 7-1
low-power modes, 7-5
doze, 7-6
peripheral behavior
chip configuration module, 7-11
chip select module, 7-8
clock module, 7-11
ColdFire Flash module, 7-7, 7-15
core, 7-7
debug, 7-16
DMA controller, 7-8
DMA timers, 7-9
EPORT, 7-12
Ethernet, 7-10
FlexCAN, 7-13
general purpose timers, 7-13
GPIO, 7-10
I
2
C, 7-9
interrupt controller, 7-10
JTAG, 7-16
programmable interrupt timers, 7-12
QADC, 7-12
QSPI, 7-9
reset controller, 7-10
SCM, 7-7
SDRAM controller, 7-8
SRAM, 7-7
UART modules, 7-8
watchdog timer, 7-12
run, 7-6
stop, 7-6
summary, 7-16
wait, 7-6
memory map, 7-2
programming model, 7-1
registers
low-power control (LPCR), 7-4
low-power interrupt control (LPICR), 7-2
Prescaler divide (PRESDIV) bits, 25-25
Privilege violation exception, 2-14
Processor status, 29-3, 29-40
Program counter, 2-3
Programmable interrupt timers
block diagram, 19-1
interrupts, 19-8
memory map, 19-3
operation
free-running, 19-7
low-power modes, 7-12, 19-2
set-and-forget, 19-6
overview, 19-1
registers
control and status (PCSR), 19-4
count (PCNTR), 19-6
modulus (PMR), 19-5
timeout, 19-7
Programming model, 2-2
cache, 4-7
chip configuration module, 30-3
debug, 29-5
EMAC, 2-5
EPORT, 7-1
Ethernet, 17-20
I
2
C, 24-6
power management, 7-1
QSPI, 22-9
Pulse accumulator
event counter mode, 20-18
gated time accumulation, 20-19
input interrupt, 20-22
overflow interrupt, 20-22
PULSE instruction, 29-3
Q
QADC
A/D converter
bias, 27-37
block diagram, 27-35
channel decode, 27-36
comparator, 27-37
cycle times, 27-35
multiplexer, 27-36
operation, 27-34
sample buffer, 27-36
state machine, 27-37
analog inputs, 27-73
analog subsystem, 27-34
analog supply
filtering, 27-67
grounding, 27-67
block diagram, 27-2
boundary conditions, 27-49
digital control subsystem, 27-37
Summary of Contents for ColdFire MCF5281
Page 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Page 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Page 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Page 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Page 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Page 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Page 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Page 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Page 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Page 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Page 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Page 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Page 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Page 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Page 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Page 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Page 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...