![Motorola ColdFire MCF5281 User Manual Download Page 377](http://html.mh-extra.com/html/motorola/coldfire-mcf5281/coldfire-mcf5281_user-manual_245144377.webp)
MOTOROLA
Chapter 17. Fast Ethernet Controller (FEC)
17-21
Programming Model
17.5.3 MIB Block Counters Memory Map
Table 17-11 defines the MIB Counters memory map which defines the locations in the MIB
RAM space where hardware maintained counters reside. These fall in the 0x1200-0x13FF
address offset range. The counters are divided into two groups.
RMON counters are included which cover the Ethernet Statistics counters defined in RFC
1757. In addition to the counters defined in the Ethernet Statistics group, a counter is
included to count truncated frames as the FEC only supports frame lengths up to 2047
bytes. The RMON counters are implemented independently for transmit and receive to
insure accurate network statistics when operating in full duplex mode.
IEEE counters are included which support the Mandatory and Recommended counter
packages defined in section 5 of ANSI/IEEE Std. 802.3 (1998 edition). The IEEE Basic
Package objects are supported by the FEC but do not require counters in the MIB block. In
addition, some of the recommended package objects which are supported do not require
MIB counters. Counters for transmit and receive full duplex flow control frames are
included as well.
0x1084
RCR
32
Receive Control Register
0x10C4
TCR
32
Transmit Control Register
0x10E4
PALR
32
Physical Address Low Register
0x10E8
PAUR
32
Physical Address High+ Type Field
0x10EC
OPD
32
Pause Duration
0x1118
IAUR
32
Upper 32 bits of Individual Hash Table
0x111C
IALR
32
Lower 32 Bits of Individual Hash Table
0x1120
GAUR
32
Upper 32 bits of Group Hash Table
0x1124
GALR
32
Lower 32 bits of Group Hash Table
0x1144
TFWR
32
Transmit FIFO Watermark
0x114C
FRBR
32
FIFO Receive Bound Register
0x1150
FRSR
32
FIFO Receive FIFO Start Registers
0x1180
ERDSR
32
Pointer to Receive Descriptor Ring
0x1184
ETDSR
32
Pointer to Transmit Descriptor Ring
0x1188
EMRBR
32
Maximum Receive Buffer Size
Table 17-10. FEC Register Memory Map (continued)
IPSBAR
Offset
Name
Width
Description
Summary of Contents for ColdFire MCF5281
Page 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Page 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Page 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Page 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Page 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Page 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Page 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Page 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Page 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Page 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Page 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Page 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Page 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Page 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Page 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Page 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Page 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...