MOTOROLA
Chapter 27. Queued Analog-to-Digital Converter (QADC)
27-37
Digital Control Subsystem
27.7.3.5 Comparator
The comparator output feeds into the SAR, which accumulates the A/D conversion result
sequentially, beginning with the MSB.
27.7.3.6 Bias
The bias circuit is controlled by the STOP signal to power-up and power-down all the
analog circuits.
27.7.3.7 Successive Approximation Register (SAR)
The input of the SAR is connected to the comparator output. The SAR sequentially receives
the conversion value one bit at a time, starting with the MSB. After accumulating the 10
bits of the conversion result, the SAR data is transferred to the appropriate result location,
where it may be read by user software.
27.7.3.8 State Machine
The state machine generates all timing to perform an A/D conversion. An internal
start-conversion signal indicates to the A/D converter that the desired channel has been sent
to the MUX. CCW[IST[1:0]] denotes the desired sample time. CCW[BYP] determines
whether to bypass the sample amplifier. Once the end of conversion has been reached a
signal is sent to the queue control logic indicating that a result is available for storage in the
result RAM.
27.8 Digital Control Subsystem
The digital control subsystem includes the control logic to sequence the conversion activity,
the system clock and periodic/interval timer, control and status registers, the conversion
command word table RAM, and the result word table RAM.
The central element for control of QADC conversions is the 64-entry conversion command
word (CCW) table. Each CCW specifies the conversion of one input channel. Depending
on the application, one or two queues can be established in the CCW table. A queue is a
scan sequence of one or more input channels. By using a pause mechanism, subqueues can
be created in the two queues. Each queue can be operated using one of several different scan
modes. The scan modes for queue 1 and queue 2 are programmed in control registers
QACR1 and QACR2. Once a queue has been started by a trigger event (any of the ways to
cause the QADC to begin executing the CCWs in a queue or subqueue), the QADC
performs a sequence of conversions and places the results in the result word table.
Summary of Contents for ColdFire MCF5281
Page 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Page 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Page 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Page 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Page 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Page 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Page 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Page 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Page 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Page 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Page 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Page 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Page 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Page 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Page 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Page 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Page 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...