6-14
MCF5282 User’s Manual
MOTOROLA
Memory Map
6.3.4.6
CFM Data Access Register (CFMDACC)
The CFMDACC specifies the data/program access permissions of Flash logical sectors.
Table 6-8. CFMSACC Field Descriptions
Bits
Name
Description
31–0
SUPV[31:0]
Supervisor address space assignment. The SUPV[31:0] bits are always readable and only
writable when LOCK = 0. Each Flash logical sector can be mapped into supervisor or
unrestricted address space. CFMSACC uses the same correspondence between logical
sectors and register bits as does CFMPROT. See Figure 6-8 for details.
When a logical sector is mapped into supervisor address space, only CPU supervisor
accesses will be allowed. A CPU user access to a location in supervisor address space will
result in a cycle termination transfer error. When a logical sector is mapped into unrestricted
address space both supervisor and user accesses are allowed.
1 Logical sector is mapped in supervisor address space.
0 Logical sector is mapped in unrestricted address space.
31
16
Field
DATA
Reset
See Note
R/W
R/W
15
0
Field
DATA
Reset
See Note
R/W
R/W
Address
0x1D_0018
Note:
The CFMPROT register is loaded at reset from the Flash Program/Data Space Restrictions longword stored at the
array base a 0x0000_0410.
Figure 6-10. CFM Data Access Register (CFMDACC)
Table 6-9. CFMDACC Field Descriptions
Bits
Name
Description
31–0
DATA[31:0]
Data address space assignment. The DATA[31:0] bits are always readable and only writable
when LOCK = 0. Each Flash logical sector can be mapped into data or both data and
program address space. CFMDACC uses the same correspondence between logical sectors
and register bits as does CFMPROT. See Figure 6-8 for details.
When a logical sector is mapped into data address space, only CPU data accesses will be
allowed. A CPU program access to a location in data address space will result in a cycle
termination transfer error. When an array sector is mapped into both data and program
address space both data and program accesses are allowed.
1 Logical sector is mapped in data address space.
0 Logical sector is mapped in data and program address space
.
Summary of Contents for ColdFire MCF5281
Page 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Page 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Page 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Page 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Page 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Page 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Page 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Page 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Page 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Page 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Page 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Page 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Page 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Page 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Page 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Page 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Page 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...