MOTOROLA
Chapter 7. Power Management
7-3
Memory Map and Registers
3. The entry into a low-power mode is processed by the low-power mode control
logic, and the appropriate clocks (usually those related to the high-speed processor
core) are disabled.
4. After entering the low-power mode, the interrupt controller enables a
combinational logic path which evaluates any unmasked interrupt requests. The
device waits for an event to generate an interrupt request with a priority level
greater than the value programmed in LPICR[XLPM_IPL[2:0]].
NOTE
Only fixed (external) interrupt can bring a device out of stop
mode. To exit from other low-power modes, such as doze or
wait, either fixed or programmable interrupts may be used;
however, the module generating the interrupt must be enabled
in that particular low-power mode.
5. Once an appropriately-high interrupt request level arrives, the interrupt controller
signals its presence, and the SIM responds by asserting the request to exit
low-power mode.
6. The low-power mode control logic senses the request signal and re-enables the
appropriate clocks.
7. With the processor clocks enabled, the core processes the pending interrupt request.
7
6
4
3
0
Field ENBSTOP
XLPM_IPL[2:0]
—
Reset
1/0
0
1/0
0
Undefined
R/W
R/W
Address
0x012
Figure 7-1. Low-Power Interrupt Control Register (LPICR)
Table 7-2. LPICR Field Description
Bits
Name
Description
7
ENBSTOP
Enable low-power stop mode.
0 Low-power stop mode disabled
1 Low-power stop mode enabled. Once the core is stopped and the signal to enter stop mode is
asserted, processor clocks can be disabled.
6–4
XLPM_IPL[2:0] Exit low-power mode interrupt priority level. This field defines the interrupt priority level needed to
exit the low-power mode.Refer to Table 7-3.
3–0
—
Reserved, should be cleared.
Summary of Contents for ColdFire MCF5281
Page 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Page 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Page 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Page 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Page 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Page 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Page 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Page 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Page 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Page 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Page 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Page 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Page 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Page 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Page 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Page 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Page 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...