30-4
MCF5282 User’s Manual
MOTOROLA
Memory Map and Registers
Some control register bits are implemented as write-once bits. These bits are always
readable, but once the bit has been written, additional writes have no effect, except during
debug and test operations.
Some write-once bits can be read and written while in debug mode. When debug mode is
exited, the chip configuration module resumes operation based on the current register
values. If a write to a write-once register bit occurs while in debug mode, the register bit
remains writable on exit from debug or test mode. Table 30-2 shows the accessibility of
write-once bits.
30.5.2 Memory Map
Table 30-2. Write-Once Bits Read/Write Accessibility
Configuration
Read/Write Access
All configurations
Read-always
Debug operation (all modes)
Write-always
Master mode
Write-once
Single-chip mode
Write-once
Table 30-3. Chip Configuration Module Memory Map
IPSBAR Offset
Bits 31–16
Bits 15–0
Access
1
1
S = CPU supervisor mode access only. User mode accesses to supervisor only addresses have no effect and result in a cycle termination
transfer error.
0x0011_0004
Chip Configuration Register (CCR)
Low-Power Control Register (LPCR)
2
2
See Chapter 7, “Power Management,” for a description of the LPCR. It is shown here only to warn against accidental writes to this register.
S
0x0011_0008
Reset Configuration Register (RCON)
Chip Identification Register (CIR)
S
0x0011_000c
Reserved
3
3
Writing to reserved addresses with values other than 0 could put the device in a test mode; reading returns 0s.
S
0x0011_0010
Unimplemented
4
4
Accessing an unimplemented address has no effect and causes a cycle termination transfer error.
NOTE
To safeguard against unintentionally activating test logic, write
0x0000 to the above reserved location during initialization
(immediately after reset) to lock out test features. Setting any bits in
the CCR may lead to unpredictable results.
—
Summary of Contents for ColdFire MCF5281
Page 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Page 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Page 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Page 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Page 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Page 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Page 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Page 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Page 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Page 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Page 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Page 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Page 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Page 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Page 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Page 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Page 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...