33-6
MCF5282 User’s Manual
MOTOROLA
Phase Lock Loop Electrical Specifications
33.4 Phase Lock Loop Electrical Specifications
Table 33-4. PLL Electrical Specifications
(V
DD
and V
DDPLL
= 2.7 to 3.6 V, V
SS
= V
SSPLL
= 0 V)
Characteristic
Symbol
Min
Max
Unit
PLL Reference Frequency Range
Crystal reference
External reference
1:1 Mode
f
ref_crystal
f
ref_ext
f
ref_1:1
2
2
33.33
10.0
10.0
80
MHz
System Frequency
1
External Clock Mode
On-Chip PLL Frequency
1
All internal registers retain data at 0 Hz.
f
sys
0
f
ref
/ 32
80
80
MHz
Loss of Reference Frequency
2, 4
2
“Loss of Reference Frequency” is the reference frequency detected internally, which transitions the PLL into
self clocked mode.
f
LOR
100
1000
kHz
Self Clocked Mode Frequency
3, 4
3
Self clocked mode frequency is the frequency that the PLL operates at when the reference frequency falls
below f
LOR
with default MFD/RFD settings.
f
SCM
1
5
MHz
Crystal Start-up Time
4, 5
4
This parameter is characterized before qualification rather than 100% tested.
5
Proper PC board layout procedures must be followed to achieve specifications.
t
cst
—
10
ms
EXTAL Input High Voltage
Crystal Mode
All other modes (1:1, Bypass, External)
V
IHEXT
V
DD
- 1.0
2.0
V
DD
V
DD
V
EXTAL Input Low Voltage
Crystal Mode
All other modes (1:1, Bypass, External)
V
ILEXT
V
SS
V
SS
1.0
0.8
V
XTAL Output High Voltage
I
OH
= 1.0 mA
V
OL
V
DD
- 1.0
—
V
XTAL Output Low Voltage
I
OL
= 1.0 mA
V
OL
—
0.5
V
XTAL Load Capacitance
6
6
Load Capacitance determined from crystal manufacturer specifications and will include circuit board parasitics.
—
—
pF
PLL Lock Time
4,7
7
This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits
in the synthesizer control register (SYNCR).
t
lpll
—
500
µ
s
Power-up To Lock Time
4, 5,8
With Crystal Reference
Without Crystal Reference
t
lplk
—
—
10.5
500
ms
µ
s
1:1 Clock Skew (between CLKOUT and EXTAL)
9
t
skew
-2
2
ns
Duty Cycle of reference
4
t
dc
40
60
% f
sys
Frequency un-LOCK Range
f
UL
- 1.5
1.5
% f
sys
Frequency LOCK Range
fLCK
- 0.75
0.75
% % f
sys
CLKOUT Period Jitter
4, 5, 7, 10,11
, Measured at f
SYS
Max
Peak-to-peak Jitter (Clock edge to clock edge)
Long Term Jitter (Averaged over 2 ms interval)
C
jitter
—
—
10
.01
% f
sys
Summary of Contents for ColdFire MCF5281
Page 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Page 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Page 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Page 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Page 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Page 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Page 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Page 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Page 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Page 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Page 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Page 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Page 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Page 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Page 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Page 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Page 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...