23-14
MCF5282 User’s Manual
MOTOROLA
Register Descriptions
Table 23-9 describes UISR
n
and UIMR
n
fields.
23.3.11 UART Baud Rate Generator Registers (UBG1
n
/UBG2
n
)
The UBG1
n
registers hold the MSB, and the UBG2
n
registers hold the LSB of the preload
value. UBG1
n
and UBG2
n
concatenate to provide a divider to the system clock for
transmitter/receiver operation, as described in Section 23.5.1.2.1, “System Clock Baud
Rates.”
Table 23-9. UISR
n
/UIMR
n
Field Descriptions
Bits
Name
Description
7
COS
Change-of-state.
0 UIPCR
n
[COS] is not selected.
1 Change-of-state occurred on CTS and was programmed in UACR
n
[IEC] to cause an interrupt.
6–3
—
Reserved, should be cleared.
2
DB
Delta break.
0 No new break-change condition to report. Section 23.3.5, “UART Command Registers (UCRn),”
describes the
RESET
BREAK
-
CHANGE
INTERRUPT
command.
1 The receiver detected the beginning or end of a received break.
1
FFULL/
RxRDY
RxRDY (receiver ready) if UMR1
n
[FFULL/RxRDY] = 0; FIFO full (FFULL) if
UMR1
n
[FFULL/RxRDY] = 1. Duplicate of USR
n
[FFULL/RxRDY]. If FFULL is enabled for UART0
or UART1, DMA channels 2 or 3 are respectively interrupted when the FIFO is full.
0
TxRDY Transmitter ready. This bit is the duplication of USR
n
[TxRDY].
0 The transmitter holding register was loaded by the CPU or the transmitter is disabled. Characters
loaded into the transmitter holding register when TxRDY = 0 are not sent.
1 The transmitter holding register is empty and ready to be loaded with a character.
7
0
Field
Divider MSB
Reset
0000_0000
R/W
W
Address
0x218 (UBG10), 0x258 (UBG11), 0x298 (UBG12)
Figure 23-12. UART Baud Rate Generator Register (UBG1
n
)
7
0
Field
Divider LSB
Reset
0000_0000
R/W
W
Address
0x21C (UBG20), 0x25C (UBG21) 0x29C (UBG22)
Figure 23-13. UART Baud Rate Generator Register (UBG2
n
)
Summary of Contents for ColdFire MCF5281
Page 124: ...3 20 MCF5282 User s Manual MOTOROLA EMAC Instruction Set Summary ...
Page 141: ...MOTOROLA Chapter 5 Static RAM SRAM 5 5 SRAM Programming Model ...
Page 142: ...5 6 MCF5282 User s Manual MOTOROLA SRAM Programming Model ...
Page 168: ...6 26 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 186: ...7 18 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 228: ...9 22 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 246: ...10 18 MCF5282 User s Manual MOTOROLA Low Power Wakeup Operation ...
Page 254: ...11 8 MCF5282 User s Manual MOTOROLA Memory Map and Registers ...
Page 264: ...12 10 MCF5282 User s Manual MOTOROLA Chip Select Registers ...
Page 280: ...13 16 MCF5282 User s Manual MOTOROLA Misaligned Operands ...
Page 314: ...14 34 MCF5282 User s Manual MOTOROLA MCF5282 External Signals ...
Page 339: ...MOTOROLA Chapter 15 Synchronous DRAM Controller Module 15 25 SDRAM Example ...
Page 340: ...15 26 MCF5282 User s Manual MOTOROLA SDRAM Example ...
Page 356: ...16 16 MCF5282 User s Manual MOTOROLA DMA Controller Module Functional Description ...
Page 408: ...17 52 MCF5282 User s Manual MOTOROLA Buffer Descriptors ...
Page 446: ...20 24 MCF5282 User s Manual MOTOROLA Interrupts ...
Page 474: ...22 18 MCF5282 User s Manual MOTOROLA Programming Model ...
Page 510: ...23 36 MCF5282 User s Manual MOTOROLA Operation ...
Page 526: ...24 16 MCF5282 User s Manual MOTOROLA I2C Programming Examples ...
Page 672: ...28 12 MCF5282 User s Manual MOTOROLA Functional Description ...
Page 718: ...29 46 MCF5282 User s Manual MOTOROLA Motorola Recommended BDM Pinout ...
Page 750: ...32 8 MCF5282 User s Manual MOTOROLA Ordering Information ...