SmartTime Static Timing Analyzer User Guide
82
•
Speed
: STD
•
Die Voltage
: 1.2 V
•
Range
: COM
3. Click
Finish
to create the new project.
4. At the pop-up window, click
Use Enhanced Constraint Flow
in the New Project Information dialog
box.
Figure 60 · New Project Information Dialog Box
Import the false_path Verilog File and Add Constraints
You must import the false_path.v Verilog source file into your design for this tutorial. Cut-and-paste the
Verilog program from
false_path.v
to a file of the same name in a local directory.
Then run Libero SoC.
To import the Verilog Source File:
1. From the
File
menu, choose
Import > HDL Source Files
.
2. Browse to the location of the false_path.v you saved and select it. Click
Open
to import the file.
3. Verify that the file appears in your project, as shown in the figure below.
Summary of Contents for SmartTime
Page 2: ......
Page 6: ......
Page 15: ...SmartTime Static Timing Analyzer User Guide 15 SmartTime Timing Analyzer ...
Page 31: ...SmartTime Static Timing Analyzer User Guide 31 Advanced Timing Analysis ...
Page 37: ...SmartTime Static Timing Analyzer User Guide 37 Generating Timing Reports ...
Page 57: ...SmartTime Static Timing Analyzer User Guide 57 Timing Concepts ...
Page 66: ...SmartTime Static Timing Analyzer User Guide 66 ...
Page 92: ...SmartTime Static Timing Analyzer User Guide 92 Dialog Boxes ...
Page 118: ...SmartTime Static Timing Analyzer User Guide 118 Tcl Commands ...