Figure 40.
Power Sequence
12V_PCIe Slot (Grp2)
12V_AUX (Grp1)
5V
12V
1p2V_PRE
1p8V_PRE
3p3V_STBY
2p5V_PRE
FPGA_VCC/CCP
VCCPLLDIG_SDM
VCCH/VCCH_SDM
VCCL_HPS
VCCPLLDIG_HPS
VCC_HSSI_GXF
VCCERT_FGT_GXF
VCCRT_GXR
VCC_HSSI_GXR
VCCED_GXR
VCCPT
VCCPLL_SDM
VCCPLL_HPS
VCCADC
VCCH_GXR
VCCCLK_GXR
VCCHFUSE_GXR
VCCFUSECORE_GXF
VCCFUSEWR_GXF
VCCH_FGT_GXF
VCCEHT_FHT_GXF
VCCE_PLL_GXR
VCCE_DTS_GXR
2p5V
VCCIO_SDM/VCCIO_HPS
VCCBAT
VCCFUSEWR_SDM
IO_3p3V
QSFPDD0_VCC/VCCT/VCCR
QSFPDD1_VCC/VCCT/VCCR
1p2V_DDR4_CH01
1p2V_DDR4_CH02
0p6V_VREF_DDR4_CH01
0p6V_VREF_DDR4_CH02
0p6V_VTT_DDR4_CH01
0p6V_VTT_DDR4_CH02
VCCPIO
VCCR_CORE
VCCA_PLL
Group3_PG
Group2_PG
Group1_PG
Power Ok
Group 1 Power On
Group 2 Power On
Group 3 Power On
Power Sequence
Power_On
Power In
A.13.4. Power Measurement
Power measurements are provided for six FPGA power rails by reading the power
value of various power regulators via their I2C connection.
A. Development Kits Components
683288 | 2022.09.22
Intel
®
Agilex
™
I-Series FPGA Development Kit User Guide
54