Register Descriptions
2-44
Intel® 460GX Chipset Software Developer’s Manual
2.5.5.2
PCI_WXB_PMC1: PCI Performance Monitor Configuration Register
Address Offset:
E8h – EBh
Size:
32bits
Default Value:
00000000h
Attribute:
Read/Write
This register controls the PCI performance monitors. There are two performance monitors for each
PCI bus. This register defines the events to be monitored and when monitoring starts and stops.
The selected event can be qualified by data transferred, and issuing agent.
Bits
Description
31:0
See PCI_WXB_PMC0 definitions.
2.6
Interrupt Related Registers
2.6.1
SAC
2.6.1.1
XTPRS: External Task Priority Registers
Bus CBN, Device Number: 00h
Function:
0
Address Offset:
C0-C7h
Size:
64 bits
Default Value:
80h
Attribute:
Read Only
Sticky:
No
Locked:
No
The XTPRS are used to support redirectable interrupts. These registers are made observable to
software primarily for test and debug purposes. These registers will be updated by XTPR Update
Special Cycle on the system bus. The second cycle of the XTPR Update Special Cycle’s address
determines the value to load into the register. Ab[27:24]# is the 4 bit XTPR value. Ab[23:20]#
determines which register to update. Since the high priority agent reserves the uppermost agent ID
bit, only Ab[22:20]# are used. These 3 bits decode to one of the 8 registers. Ab[31] is the enable bit
for the register.
All registers default to 1000_0000b, which is the disabled state.
Each register is defined as:
Bit 7 - enable (1=disable, 0=enable)
Bits 6:4 - reserved (0)
Bits 3:0 - value of XTPR
Bits
Description
63:56
XTPR 7
These bits represent the external task priority for symmetric agent ID 07h.
55:48
XTPR 6
These bits represent the external task priority for symmetric agent ID 06h.
47:40
XTPR 5
These bits represent the external task priority for symmetric agent ID 05h.
39:32
XTPR 4
These bits represent the external task priority for symmetric agent ID 04h.
31:24
XTPR 3
These bits represent the external task priority for symmetric agent ID 03h.
23:16
XTPR 2
These bits represent the external task priority for symmetric agent ID 02h.
Summary of Contents for 460GX
Page 1: ...Intel 460GX Chipset System Software Developer s Manual June 2001 Document Number 248704 001 ...
Page 20: ...Introduction 1 8 Intel 460GX Chipset Software Developer s Manual ...
Page 80: ...System Architecture 3 8 Intel 460GX Chipset Software Developer s Manual ...
Page 90: ...System Address Map 4 10 Intel 460GX Chipset Software Developer s Manual ...
Page 98: ...Memory Subsystem 5 8 Intel 460GX Chipset Software Developer s Manual ...
Page 146: ...AGP Subsystem 7 16 Intel 460GX Chipset Software Developer s Manual ...
Page 170: ...IFB Register Mapping 9 6 Intel 460GX Chipset Software Developer s Manual ...
Page 190: ...IFB Usage Considerations 10 20 Intel 460GX Chipset Software Developer s Manual ...
Page 232: ...LPC FWH Interface Configuration 11 42 Intel 460GX Chipset Software Developer s Manual ...
Page 244: ...IDE Configuration 12 12 Intel 460GX Chipset Software Developer s Manual ...
Page 258: ...Universal Serial Bus USB Configuration 13 14 Intel 460GX Chipset Software Developer s Manual ...
Page 270: ...SM Bus Controller Configuration 14 12 Intel 460GX Chipset Software Developer s Manual ...
Page 288: ...PCI LPC Bridge Description 15 18 Intel 460GX Chipset Software Developer s Manual ...
Page 294: ...IFB Power Management 16 6 Intel 460GX Chipset Software Developer s Manual ...