AGP Subsystem
7-2
Intel® 460GX Chipset Software Developer’s Manual
Figure 7-1. GART Table Usage for 4k Pages
Figure 7-2. GART Table Usage for 4 MB Pages
Offset
39
11
0
GART Table
+
36b Main Memory Address
24 Bit
GART Entry
12b
24b
18b
AGP address (39:12) - APBASE(39:12)
AGP address
(If less than Aperture)
(16b if256 MB
of GART space)
Offset
39
21
0
GART Table
+
36b Main Memory Address
14 Bit
GART Entry
22b
14b
13b
AGP address (39:22) - APBASE(39:22)
AGP address
(If less than Aperture)
(
8b if 1 GB GART
,
6b if 256 MB GART
)
Summary of Contents for 460GX
Page 1: ...Intel 460GX Chipset System Software Developer s Manual June 2001 Document Number 248704 001 ...
Page 20: ...Introduction 1 8 Intel 460GX Chipset Software Developer s Manual ...
Page 80: ...System Architecture 3 8 Intel 460GX Chipset Software Developer s Manual ...
Page 90: ...System Address Map 4 10 Intel 460GX Chipset Software Developer s Manual ...
Page 98: ...Memory Subsystem 5 8 Intel 460GX Chipset Software Developer s Manual ...
Page 146: ...AGP Subsystem 7 16 Intel 460GX Chipset Software Developer s Manual ...
Page 170: ...IFB Register Mapping 9 6 Intel 460GX Chipset Software Developer s Manual ...
Page 190: ...IFB Usage Considerations 10 20 Intel 460GX Chipset Software Developer s Manual ...
Page 232: ...LPC FWH Interface Configuration 11 42 Intel 460GX Chipset Software Developer s Manual ...
Page 244: ...IDE Configuration 12 12 Intel 460GX Chipset Software Developer s Manual ...
Page 258: ...Universal Serial Bus USB Configuration 13 14 Intel 460GX Chipset Software Developer s Manual ...
Page 270: ...SM Bus Controller Configuration 14 12 Intel 460GX Chipset Software Developer s Manual ...
Page 288: ...PCI LPC Bridge Description 15 18 Intel 460GX Chipset Software Developer s Manual ...
Page 294: ...IFB Power Management 16 6 Intel 460GX Chipset Software Developer s Manual ...