Intel® 460GX Chipset Software Developer’s Manual
10-19
IFB Usage Considerations
10.6
USB Resume Enable Bit
Two bits have been added to the USB Host controller functionality in function 2 of IFB (PCI
Register configuration space at Offset C4h). This register is in the resume well of this function.
USB Resume Enable: (IFB Function 2 Config Register)
Address Offset:
C4h
Attribute:
Read/Write
Default Value:
00h
Size:
8 bits
For performing legacy power management, the firmware has to set these two bits in each of the
functions, if it wants the USB Host controller to monitor these ports.
Interrupt/Activity Status Combinations
Bit 2
Bit 0
Description
0
1
DMA transfer is in progress. No interrupt has been generated by the IDE device.
1
0
The IDE device generated an interrupt and the Physical Region Descriptors
exhausted. This is normal completion where the size of the physical memory regions is
equal to the IDE device transfer size.
1
1
The IDE device generated an interrupt. The controller has not reached the end of the
physical memory regions. This is a valid completion case when the size of the physical
memory regions is larger than the IDE device transfer size.
0
0
Error condition. If the IDE DMA Error bit is 1, there is a problem transferring data to/
from memory. Specifics of the error have to be determined using bus-specific
information. If the Error bit is 0, the PRD specified a smaller buffer size than the
programmed IDE transfer size.
Bit
Type
Description
7:2
RO
Reserved
1
RW
PORT1EN: Enable port 1 of the USB controller to look at wakeup events. When set, the
USB controller will monitor port 1 for remote wakeup and connect/disconnect events.
When cleared, the USB controller will not look at this port for a wakeup event. For function
2, this bit applies to port 1.
0
RW
PORT0EN: Enable port 0 of the USB controller to look at wakeup events. When set, the
USB controller will monitor port 0 for remote wakeup and connect/disconnect events.
When cleared, the USB controller will not look at this port for a wakeup event. For function
2, this bit applies to port 0.
Summary of Contents for 460GX
Page 1: ...Intel 460GX Chipset System Software Developer s Manual June 2001 Document Number 248704 001 ...
Page 20: ...Introduction 1 8 Intel 460GX Chipset Software Developer s Manual ...
Page 80: ...System Architecture 3 8 Intel 460GX Chipset Software Developer s Manual ...
Page 90: ...System Address Map 4 10 Intel 460GX Chipset Software Developer s Manual ...
Page 98: ...Memory Subsystem 5 8 Intel 460GX Chipset Software Developer s Manual ...
Page 146: ...AGP Subsystem 7 16 Intel 460GX Chipset Software Developer s Manual ...
Page 170: ...IFB Register Mapping 9 6 Intel 460GX Chipset Software Developer s Manual ...
Page 190: ...IFB Usage Considerations 10 20 Intel 460GX Chipset Software Developer s Manual ...
Page 232: ...LPC FWH Interface Configuration 11 42 Intel 460GX Chipset Software Developer s Manual ...
Page 244: ...IDE Configuration 12 12 Intel 460GX Chipset Software Developer s Manual ...
Page 258: ...Universal Serial Bus USB Configuration 13 14 Intel 460GX Chipset Software Developer s Manual ...
Page 270: ...SM Bus Controller Configuration 14 12 Intel 460GX Chipset Software Developer s Manual ...
Page 288: ...PCI LPC Bridge Description 15 18 Intel 460GX Chipset Software Developer s Manual ...
Page 294: ...IFB Power Management 16 6 Intel 460GX Chipset Software Developer s Manual ...