Intel® 460GX Chipset Software Developer’s Manual
14-9
SM Bus Controller Configuration
14.3.4
smbhstcmd–SMBus Host Command Register (I/O)
I/O Address:
Base + (03h)
Default Value:
00h
Attribute:
Read/Write
This register is transmitted by the SMBus controller host interface in the command field of the
SMBus protocol.
14.3.5
smbhstadd–SMBus Host Address Register (I/O)
I/O Address:
Base + (04h)
Default Value:
00h
Attribute:
Read/Write
This register is transmitted by the SMBus controller host interface in the slave address field of the
SMBus protocol.
14.3.6
smbhstdat0–SMBus Host Data 0 Register (I/O)
I/O Address:
Base + (05h)
Default Value:
00h
Attribute:
Read/Write
This register is transmitted by the SMBus controller host interface in the Data0 field of the SMBus
protocol.
Bit
Description
7:0
SMBus Host Command (HST_CMD)–R/W. This field contains the data transmitted in the
command field of SMBus host transaction.
Bit
Description
7:1
SMBus Address (SMB_ADDRESS)–R/W. This field contains the 7-bit address of the targeted
slave device.
0
SMBus Read or Write (SMB_RW)–R/W. 1 = Execute a READ command. 0 = Execute a WRITE
command.
Bit
Description
7:0
SMBus Data 0 (SMBD0)–R/W. This register should be programmed with the value to be
transmitted in the Data0 field of an SMBus host interface transaction. For a block write
command, the count of the memory block should be stored in this field. The value of this register
is loaded into the block transfer count field. This register must be programmed to a value
between 1 and 32 for block command counts. A count of 0 or a count above 32 will result in
unpredictable behavior. For block reads, the count received from the SMBus device is stored
here.
Summary of Contents for 460GX
Page 1: ...Intel 460GX Chipset System Software Developer s Manual June 2001 Document Number 248704 001 ...
Page 20: ...Introduction 1 8 Intel 460GX Chipset Software Developer s Manual ...
Page 80: ...System Architecture 3 8 Intel 460GX Chipset Software Developer s Manual ...
Page 90: ...System Address Map 4 10 Intel 460GX Chipset Software Developer s Manual ...
Page 98: ...Memory Subsystem 5 8 Intel 460GX Chipset Software Developer s Manual ...
Page 146: ...AGP Subsystem 7 16 Intel 460GX Chipset Software Developer s Manual ...
Page 170: ...IFB Register Mapping 9 6 Intel 460GX Chipset Software Developer s Manual ...
Page 190: ...IFB Usage Considerations 10 20 Intel 460GX Chipset Software Developer s Manual ...
Page 232: ...LPC FWH Interface Configuration 11 42 Intel 460GX Chipset Software Developer s Manual ...
Page 244: ...IDE Configuration 12 12 Intel 460GX Chipset Software Developer s Manual ...
Page 258: ...Universal Serial Bus USB Configuration 13 14 Intel 460GX Chipset Software Developer s Manual ...
Page 270: ...SM Bus Controller Configuration 14 12 Intel 460GX Chipset Software Developer s Manual ...
Page 288: ...PCI LPC Bridge Description 15 18 Intel 460GX Chipset Software Developer s Manual ...
Page 294: ...IFB Power Management 16 6 Intel 460GX Chipset Software Developer s Manual ...