IDT CPS Registers
Revision 1.5
Integrated Device Technology, Inc.
CPS-16/12/8 User Manual
10 - 42
July 10, 2012
8
RX2TX_LPBCK
R/W
0b0
0 = Port Loopback is disabled
1 = Port Loopback is enabled
This bit enables a visible
external loopback. This loop-
back is through the SERDES
IF RX into the PHY RX to the
PHY TX and back through the
SERDES TX. This lookback is
at the quad level and affects
all four lanes tied to the quad.
9
ENABLE_TRACE_COMPARISON_1
R/W
0b0
0 = Trace Comparison Value 1
is disabled
1 = Trace Comparison Value 1
is enabled
10
ENABLE_TRACE_COMPARISON_2
R/W
0b0
0 = Trace Comparison Value 2
is disabled
1 = Trace Comparison Value 2
is enabled
11
ENABLE_TRACE_COMPARISON_3
R/W
0b0
0 = Trace Comparison Value 3
is disabled
1 = Trace Comparison Value 3
is enabled
12
ENABLE_TRACE_COMPARISON_4
R/W
0b0
0 = Trace Comparison Value 4
is disabled
1 = Trace Comparison Value 4
is enabled
13
ENABLE_FILTER_COMPARISON_1
R/W
0b0
0b0: Filter not enabled
0b1: Filter enabled
14
ENABLE_FILTER_COMPARISON_2
R/W
0b0
0b0: Filter not enabled
0b1: Filter enabled
15
ENABLE_FILTER_COMPARISON_3
R/W
0b0
0b0: Filter not enabled
0b1: Filter enabled
16
ENABLE_FILTER_COMPARISON_4
R/W
0b0
0b0: Filter not enabled
0b1: Filter enabled
17
ENABLE_SELF_MULTICAST
R/W
0b0
0 = disable
1 = enable
18
EXTENDED_PKT_RX_ENABLE
R/W
0b0
0 = Track up to 4 packets
1 = Track up to 8 packets
31 - 18
Reserved
Table 10.60 PORT_0_OPS 0xF40004
Bit
Field Name
Type
Reset
Value
Comment