Rev. 1.0, 09/01, page xl of xliv
Table 6.6
DRAM Interface Pins................................................................................................158
Table 6.7
Relation between Settings of Bits RMTS2 to RMTS0 and Synchronous
DRAM Space ............................................................................................................180
Table 6.8
Relation between Settings of Bits MXC2 to MXC0 and Address Multiplexing.......181
Table 6.9
Synchronous DRAM Interface Pins..........................................................................183
Table 6.10
Setting CAS Latency.............................................................................................186
Table 6.11
Idle Cycles in Mixed Accesses to Normal Space and DRAM
Continuous Synchronous DRAM Space ...............................................................227
Table 6.12
Pin States in Idle Cycle .........................................................................................230
Table 6.13
Pin States in Bus Released State ...........................................................................233
Section 7 DMA Controller (DMAC)
Table 7.1
Pin Configuration......................................................................................................243
Table 7.3
DMAC Activation Sources .......................................................................................269
Table 7.4
DMAC Transfer Modes ............................................................................................271
Table 7.5
Register Functions in Sequential Mode ....................................................................273
Table 7.6
Register Functions in Idle Mode ...............................................................................276
Table 7.7
Register Functions in Repeat Mode ..........................................................................278
Table 7.8
Register Functions in Single Address Mode .............................................................281
Table 7.9
Register Functions in Normal Mode .........................................................................284
Table 7.10
Register Functions in Block Transfer Mode .........................................................287
Table 7.11
DMAC Channel Priority Order .............................................................................307
Table 7.12
Interrupt Sources and Priority Order.....................................................................311
Section 8 EXDMA Controller
Table 8.1
Pin Configuration......................................................................................................319
Table 8.2
EXDMAC Transfer Modes .......................................................................................331
Table 8.3
EXDMAC Channel Priority Order............................................................................346
Table 8.4
Interrupt Sources and Priority Order.........................................................................373
Section 9 Data Transfer Controller (DTC)
Table 9.1
Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs...................387
Table 9.2
Chain Transfer Conditions ........................................................................................390
Table 9.3
Register Function in Normal Mode...........................................................................390
Table 9.4
Register Function in Repeat Mode............................................................................391
Table 9.5
Register Function in Block Transfer Mode...............................................................392
Table 9.6
DTC Execution Status...............................................................................................396
Table 9.7
Number of States Required for Each Execution Status.............................................396
Section 10 I/O Ports
Table 10.1
Port Functions .......................................................................................................404
Table 10.2
MOS Input Pull-Up States (Port A) ......................................................................459
Table 10.3
MOS Input Pull-Up States (Port B) ......................................................................463
Table 10.4
MOS Input Pull-Up States (Port C) ......................................................................467
Table 10.5
MOS Input Pull-Up States (Port D) ......................................................................470
Table 10.6
MOS Input Pull-Up States (Port E).......................................................................474
Summary of Contents for H8S/2376 F-ZTAT
Page 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Page 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Page 44: ...Rev 1 0 09 01 page xliv of xliv ...
Page 60: ...Rev 1 0 09 01 page 16 of 904 ...
Page 96: ...Rev 1 0 09 01 page 52 of 904 ...
Page 116: ...Rev 1 0 09 01 page 72 of 904 ...
Page 148: ...Rev 1 0 09 01 page 104 of 904 ...
Page 284: ...Rev 1 0 09 01 page 240 of 904 ...
Page 422: ...Rev 1 0 09 01 page 378 of 904 ...
Page 634: ...Rev 1 0 09 01 page 590 of 904 ...
Page 656: ...Rev 1 0 09 01 page 612 of 904 ...
Page 668: ...Rev 1 0 09 01 page 624 of 904 ...
Page 780: ...Rev 1 0 09 01 page 736 of 904 ...
Page 796: ...Rev 1 0 09 01 page 752 of 904 ...
Page 806: ...Rev 1 0 09 01 page 762 of 903 ...
Page 808: ...Rev 1 0 09 01 page 764 of 904 ...
Page 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Page 938: ...Rev 1 0 09 01 page 894 of 904 ...