Rev. 1.0, 09/01, page 271 of 904
7.5
Operation
7.5.1
Transfer Modes
Table 7.4 lists the DMAC transfer modes.
Table 7.4
DMAC Transfer Modes
Transfer Mode
Transfer Source
Remarks
Short
address
mode
Dual address mode
(1) Sequential mode
•
1-byte or 1-word transfer
for a single transfer
request
•
Memory address
incremented or
decremented by 1 or 2
•
Number of transfers: 1 to
65,536
(2) Idle mode
•
1-byte or 1-word transfer
for a single transfer
request
•
Memory address fixed
•
Number of transfers: 1 to
65,536
(3) Repeat mode
•
1-byte or 1-word transfer
for a single transfer
request
•
Memory address
incremented or
decremented by 1 or 2
•
Continues transfer after
sending number of
transfers (1 to 256) and
restoring the initial value
•
TPU channel 0 to 5
compare match/input
capture A interrupt
•
SCI transmission
complete interrupt
•
SCI reception
complete interrupt
•
A/D converter
conversion end
interrupt
•
External request
•
Up to 4 channels can
operate independently
•
External request
applies to channel B
only
•
Single address mode
applies to channel B
only
Summary of Contents for H8S/2376 F-ZTAT
Page 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Page 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Page 44: ...Rev 1 0 09 01 page xliv of xliv ...
Page 60: ...Rev 1 0 09 01 page 16 of 904 ...
Page 96: ...Rev 1 0 09 01 page 52 of 904 ...
Page 116: ...Rev 1 0 09 01 page 72 of 904 ...
Page 148: ...Rev 1 0 09 01 page 104 of 904 ...
Page 284: ...Rev 1 0 09 01 page 240 of 904 ...
Page 422: ...Rev 1 0 09 01 page 378 of 904 ...
Page 634: ...Rev 1 0 09 01 page 590 of 904 ...
Page 656: ...Rev 1 0 09 01 page 612 of 904 ...
Page 668: ...Rev 1 0 09 01 page 624 of 904 ...
Page 780: ...Rev 1 0 09 01 page 736 of 904 ...
Page 796: ...Rev 1 0 09 01 page 752 of 904 ...
Page 806: ...Rev 1 0 09 01 page 762 of 903 ...
Page 808: ...Rev 1 0 09 01 page 764 of 904 ...
Page 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Page 938: ...Rev 1 0 09 01 page 894 of 904 ...