Rev. 1.0, 09/01, page xiii of xliv
8.6.2
Module Stop State ................................................................................................376
8.6.3
EDREQ
Pin Falling Edge Activation...................................................................376
8.6.4
Activation Source Acceptance .............................................................................376
8.6.5
Enabling Interrupt Requests when IRF = 1 in EDMDR.......................................377
8.6.6
ETEND
Pin and CBR Refresh Cycle ...................................................................377
Section 9 Data Transfer Controller (DTC) ....................................................... 379
9.1
Features .............................................................................................................................379
9.2
Register Configuration ......................................................................................................380
9.2.1
DTC Mode Register A (MRA).............................................................................381
9.2.2
DTC Mode Register B (MRB) .............................................................................382
9.2.3
DTC Source Address Register (SAR) ..................................................................382
9.2.4
DTC Destination Address Register (DAR) ..........................................................382
9.2.5
DTC Transfer Count Register A (CRA)...............................................................382
9.2.6
DTC Transfer Count Register B (CRB) ...............................................................383
9.2.7
DTC Enable Registers A to H (DTCERA to DTCERH)......................................383
9.2.8
DTC Vector Register (DTVECR) ........................................................................383
9.3
Activation Sources ............................................................................................................384
9.4
Location of Register Information and DTC Vector Table ................................................385
9.5
Operation...........................................................................................................................388
9.5.1
Normal Mode .......................................................................................................390
9.5.2
Repeat Mode ........................................................................................................391
9.5.3
Block Transfer Mode ...........................................................................................392
9.5.4
Chain Transfer......................................................................................................393
9.5.5
Interrupts ..............................................................................................................394
9.5.6
Operation Timing .................................................................................................395
9.5.7
Number of DTC Execution States........................................................................396
9.6
Procedures for Using DTC ................................................................................................397
9.6.1
Activation by Interrupt .........................................................................................397
9.6.2
Activation by Software ........................................................................................397
9.7
Examples of Use of the DTC ............................................................................................397
9.7.1
Normal Mode .......................................................................................................397
9.7.2
Chain Transfer......................................................................................................398
9.7.3
Chain Transfer when Counter = 0 ........................................................................399
9.7.4
Software Activation .............................................................................................400
9.8
Usage Notes ......................................................................................................................401
9.8.1
Module Stop Mode Setting ..................................................................................401
9.8.2
On-Chip RAM......................................................................................................401
9.8.3
DTCE Bit Setting .................................................................................................401
9.8.4
DMAC Transfer End Interrupt .............................................................................401
9.8.5
Chain Transfer......................................................................................................401
Section 10 I/O Ports .......................................................................................... 403
Summary of Contents for H8S/2376 F-ZTAT
Page 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Page 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Page 44: ...Rev 1 0 09 01 page xliv of xliv ...
Page 60: ...Rev 1 0 09 01 page 16 of 904 ...
Page 96: ...Rev 1 0 09 01 page 52 of 904 ...
Page 116: ...Rev 1 0 09 01 page 72 of 904 ...
Page 148: ...Rev 1 0 09 01 page 104 of 904 ...
Page 284: ...Rev 1 0 09 01 page 240 of 904 ...
Page 422: ...Rev 1 0 09 01 page 378 of 904 ...
Page 634: ...Rev 1 0 09 01 page 590 of 904 ...
Page 656: ...Rev 1 0 09 01 page 612 of 904 ...
Page 668: ...Rev 1 0 09 01 page 624 of 904 ...
Page 780: ...Rev 1 0 09 01 page 736 of 904 ...
Page 796: ...Rev 1 0 09 01 page 752 of 904 ...
Page 806: ...Rev 1 0 09 01 page 762 of 903 ...
Page 808: ...Rev 1 0 09 01 page 764 of 904 ...
Page 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Page 938: ...Rev 1 0 09 01 page 894 of 904 ...