Rev. 1.0, 09/01, page 710 of 904
•
I
2
C bus status register_0 (ICSR_0)
•
I
2
C bus slave address register_0 (SAR_0)
•
I
2
C bus transmit data register_0 (ICDRT_0)
•
I
2
C bus receive data register_0 (ICDRR_0)
•
I
2
C bus shift register_0 (ICDRS_0)
•
I
2
C bus control register A_1 (ICCRA_1)
•
I
2
C bus control register B_1 (ICCRB_1)
•
I
2
C bus mode register_1 (ICMR_1)
•
I
2
C bus interrupt enable register_1 (ICIER_1)
•
I
2
C bus status register_1 (ICSR_1)
•
I
2
C bus slave address register_1 (SAR_1)
•
I
2
C bus transmit data register_1 (ICDRT_1)
•
I
2
C bus receive data register_1 (ICDRR_1)
•
I
2
C bus shift register_1 (ICDRS_1)
16.3.1
I
2
C Bus Control Register A (ICCRA)
ICCRA is an 8-bit readable/writable register that enables or disables the I
2
C bus interface, controls
transmission or reception, and selects master or slave mode, transmission or reception, and
transfer clock frequency in master mode.
Summary of Contents for H8S/2376 F-ZTAT
Page 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Page 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Page 44: ...Rev 1 0 09 01 page xliv of xliv ...
Page 60: ...Rev 1 0 09 01 page 16 of 904 ...
Page 96: ...Rev 1 0 09 01 page 52 of 904 ...
Page 116: ...Rev 1 0 09 01 page 72 of 904 ...
Page 148: ...Rev 1 0 09 01 page 104 of 904 ...
Page 284: ...Rev 1 0 09 01 page 240 of 904 ...
Page 422: ...Rev 1 0 09 01 page 378 of 904 ...
Page 634: ...Rev 1 0 09 01 page 590 of 904 ...
Page 656: ...Rev 1 0 09 01 page 612 of 904 ...
Page 668: ...Rev 1 0 09 01 page 624 of 904 ...
Page 780: ...Rev 1 0 09 01 page 736 of 904 ...
Page 796: ...Rev 1 0 09 01 page 752 of 904 ...
Page 806: ...Rev 1 0 09 01 page 762 of 903 ...
Page 808: ...Rev 1 0 09 01 page 764 of 904 ...
Page 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Page 938: ...Rev 1 0 09 01 page 894 of 904 ...