Rev. 1.0, 09/01, page 184 of 904
6.7.5
Synchronous DRAM Clock
When the DCTL pin is fixed to 1, synchronous clock (SDRAM
φ
) is output from the
&6
8
pin.
When the frequency multiplication factor of the PLL circuit of this LSI is set to
×
1 or
×
2,
SDRAM
φ
is 90° phase shift from
φ
. Therefore, a stable margin is ensured for the synchronous
DRAM that operates at the rising edge of clocks. Figure 6.43 shows the relationship between
φ
and SDRAM
φ
. When the frequency multiplication factor of the PLL circuit is
×
4, the phase of
SDRAM
φ
and that of
φ
are the same.
When the CLK pin of the synchronous DRAM is directly connected to SDRAM
φ
of this LSI, it is
recommended to set the frequency multiplication factor of the PLL circuit to
×
1 or
×
2.
Note:
SDRAM
φ
output timing is shown when the frequency multiplication factor of the PLL
circuit is
×
1 or
×
2.
SDRAMø
Tcyc
1/4 Tcyc (90˚)
ø
Figure 6.43 Relationship between
φφφφ
and SDRAM
φφφφ
(when PLL frequency multiplication
factor is
××××
1 or
××××
2)
6.7.6
Basic Timing
The four states of the basic timing consist of one T
p
(precharge cycle) state, one T
r
(row address
output cycle) state, and the T
c1
and two T
c2
(column address output cycle) states.
When areas 2 to 5 are set for the continuous synchronous DRAM space, settings of the WAITE bit
of BCR, RAST, CAST, RCDM bits of DRAMCR, and the CBRM bit of REFCR are ignored.
Figure 6.44 shows the basic timing for synchronous DRAM.
Summary of Contents for H8S/2376 F-ZTAT
Page 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Page 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Page 44: ...Rev 1 0 09 01 page xliv of xliv ...
Page 60: ...Rev 1 0 09 01 page 16 of 904 ...
Page 96: ...Rev 1 0 09 01 page 52 of 904 ...
Page 116: ...Rev 1 0 09 01 page 72 of 904 ...
Page 148: ...Rev 1 0 09 01 page 104 of 904 ...
Page 284: ...Rev 1 0 09 01 page 240 of 904 ...
Page 422: ...Rev 1 0 09 01 page 378 of 904 ...
Page 634: ...Rev 1 0 09 01 page 590 of 904 ...
Page 656: ...Rev 1 0 09 01 page 612 of 904 ...
Page 668: ...Rev 1 0 09 01 page 624 of 904 ...
Page 780: ...Rev 1 0 09 01 page 736 of 904 ...
Page 796: ...Rev 1 0 09 01 page 752 of 904 ...
Page 806: ...Rev 1 0 09 01 page 762 of 903 ...
Page 808: ...Rev 1 0 09 01 page 764 of 904 ...
Page 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Page 938: ...Rev 1 0 09 01 page 894 of 904 ...