Rev. 1.0, 09/01, page 485 of 904
10.15.4
Port Function Control Register 0 (PFCR0)
PFCR0 performs I/O port control.
Bit
Bit Name
Initial Value
R/W
Description
7
CS7E
0
R/W
6
CS6E
0
R/W
5
CS5E
0
R/W
4
CS4E
0
R/W
3
CS3E
0
R/W
2
CS2E
0
R/W
1
CS1E
0
R/W
0
CS0E
0
R/W
CS7 to CS0 Enable
These bits enable or disable the corresponding
&6Q
output.
0: Pin is designated as I/O port
1: Pin is designated as
&6Q
output pin
(n = 7 to 0)
10.15.5
Pin Functions
Port G pins also function as the pins for bus control signal I/Os. The correspondence between the
register specification and the pin functions is shown below.
PG6/
%5(4
%5(4
%5(4
%5(4
The pin function is switched as shown below according to the operating mode, bit EXPE, bit
BRLE, and bit PG6DDR.
Operating
mode
1, 2, 4, 5, 6
7
EXPE
—
0
1
BRLE
0
1
—
0
1
PG6DDR
0
1
—
0
1
0
1
—
Pin
function
PG6
input
PG6
output
%5(4
input
PG6
input
PG6
output
PG6
input
PG6
output
%5(4
input
Summary of Contents for H8S/2376 F-ZTAT
Page 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Page 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Page 44: ...Rev 1 0 09 01 page xliv of xliv ...
Page 60: ...Rev 1 0 09 01 page 16 of 904 ...
Page 96: ...Rev 1 0 09 01 page 52 of 904 ...
Page 116: ...Rev 1 0 09 01 page 72 of 904 ...
Page 148: ...Rev 1 0 09 01 page 104 of 904 ...
Page 284: ...Rev 1 0 09 01 page 240 of 904 ...
Page 422: ...Rev 1 0 09 01 page 378 of 904 ...
Page 634: ...Rev 1 0 09 01 page 590 of 904 ...
Page 656: ...Rev 1 0 09 01 page 612 of 904 ...
Page 668: ...Rev 1 0 09 01 page 624 of 904 ...
Page 780: ...Rev 1 0 09 01 page 736 of 904 ...
Page 796: ...Rev 1 0 09 01 page 752 of 904 ...
Page 806: ...Rev 1 0 09 01 page 762 of 903 ...
Page 808: ...Rev 1 0 09 01 page 764 of 904 ...
Page 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Page 938: ...Rev 1 0 09 01 page 894 of 904 ...