Rev. 1.0, 09/01, page 753 of 903
Section 18 D/A Converter
18.1
Features
D/A converter features are listed below.
•
8-bit resolution
•
Six output channels
•
Maximum conversion time of 10 µs (with 20 pF load)
•
Output voltage of 0 V to Vref
•
D/A output hold function in software standby mode
•
Setting the module stop mode
Module data bus
Internal data bus
Vref
AV
CC
DA5
DA4
DA3
DA2
DA1
DA0
AV
SS
8-bit
D/A
Control circuit
DADR0
DADR1
DADR2
DADR3
Bus interface
Legend
DADR0: D/A data register 0
DADR1: D/A data register 1
DADR2: D/A data register 2
DADR3: D/A data register 3
DADR4: D/A data register 4
DADR5: D/A data register 5
DACR01: D/A control register 01
DACR23: D/A control register 23
DACR45: D/A control register 45
DACR01
DACR23
DADR4
DADR5
DACR45
Figure 18.1 Block Diagram of D/A Converter
Summary of Contents for H8S/2376 F-ZTAT
Page 24: ...Rev 1 0 09 01 page xxiv of xliv ...
Page 38: ...Rev 1 0 09 01 page xxxviii of xliv ...
Page 44: ...Rev 1 0 09 01 page xliv of xliv ...
Page 60: ...Rev 1 0 09 01 page 16 of 904 ...
Page 96: ...Rev 1 0 09 01 page 52 of 904 ...
Page 116: ...Rev 1 0 09 01 page 72 of 904 ...
Page 148: ...Rev 1 0 09 01 page 104 of 904 ...
Page 284: ...Rev 1 0 09 01 page 240 of 904 ...
Page 422: ...Rev 1 0 09 01 page 378 of 904 ...
Page 634: ...Rev 1 0 09 01 page 590 of 904 ...
Page 656: ...Rev 1 0 09 01 page 612 of 904 ...
Page 668: ...Rev 1 0 09 01 page 624 of 904 ...
Page 780: ...Rev 1 0 09 01 page 736 of 904 ...
Page 796: ...Rev 1 0 09 01 page 752 of 904 ...
Page 806: ...Rev 1 0 09 01 page 762 of 903 ...
Page 808: ...Rev 1 0 09 01 page 764 of 904 ...
Page 921: ...Rev 1 0 09 01 page 877 of 904 ø tBRQOD tBRQOD Figure 24 24 External Bus Request Output Timing ...
Page 938: ...Rev 1 0 09 01 page 894 of 904 ...