Port Integration Module (S12XHYPIMV1)
MC9S12XHY-Family Reference Manual, Rev. 1.01
Freescale Semiconductor
71
S
PS7
SS
I/O SS of SPI
GPIO
SDA
I/O SDA of IIC
PWM3
O
PWM channel 3, mappable through software
GPIO
I/O General purpose
PS6
KWS[6]
I
Key Wakeup
SCK
I/O SCK of SPI
PWM2
O
PWM channel 2, mappable through software
GPIO
I/O General purpose
PS5
KWS[5]
I
Key Wakeup
MOSI
I/O MOSI of SPI
PWM1
O
PWM channel 1, mappable through software
GPIO
I/O General purpose
PS4
MISO
I/O MISO of SPI
SCL
I/O SCL of IIC
PWM0
O
PWM channel 0, mappable through software
GPIO
I/O General purpose
PS3
TXCAN0
O
TX of CAN0
KWS3
I
Key Wakeup
PWM5
O
PWM channel 5, mappable through software
GPIO
I/O General purpose
PS2
RXCAN0
I
RX of CAN0
KWS2
I
Key Wakeup
PWM4
O
PWM channel 4, mappable through software
GPIO
I/O General purpose
PS1
TXD0
I/O Serial Communication Interface(SCI0) transmit pin
PWM7
I/O PWM channel 7, mappable through software
GPIO
I/O General purpose
PS0
RXD0
I/O Serial Communication Interface(SCI0) receive pin
PWM6
O
PWM channel 6, mappable through software
GPIO
I/O General purpose
T
PT[7:4]
FP[16:13]
O
LCD segment driver output
GPIO
KWT[7:4]
I
Key Wakeup
IOC0[7:4]
I/O Timer0 Channels 7-4
GPIO
I/O General purpose
PT[3:0]
FP[11:8]
O
LCD segment driver output
KWT[3:0]
I
Key Wakeup
IOC1[7:4]
I/O Timer1 Channels 7-4
GPIO
I/O General purpose
Port
Pin Name
Pin Function
& Priority
1
I/O
Description
Pin Function
after Reset
electronic components distributor