Port Integration Module (S12XHYPIMV1)
MC9S12XHY-Family Reference Manual, Rev. 1.01
70
Freescale Semiconductor
R
PR[7]
FP[27]
I
LCD frontplane segment driver output
GPIO
GPIO
I/O General purpose
PR[6]
FP[18]
I
LCD frontplane segment driver output
SCL
I/O SCL of IIC, mappable through software
GPIO
I/O General purpose
PR[5]
FP[17]
I
LCD frontplane segment driver output
SDA
I/O SDA of IIC, mappable through software
GPIO
I/O General purpose
PR[4]
FP[12]
I
LCD frontplane segment driver output
KWR4
I
Key Wakeup
GPIO
I/O General purpose
PR[3:2]
KWR[3:2]
I
Key Wakeup
IOC1[7:6]
I/O TIM1 channel, mappable through software
GPIO
I/O General purpose
PR[1]
KWR[1]
I
Key Wakeup
TXCAN1
O
TX of CAN1
IOC0[7]
I/O TIM0 channel, mappable through software
GPIO
I/O General purpose
PR[0]
KWR[0]
I
Key Wakeup
RXCAN1
I
RX of CAN1
IOC0[6]
I/O TIM0 channel, mappable through software
GPIO
I/O General purpose
Port
Pin Name
Pin Function
& Priority
1
I/O
Description
Pin Function
after Reset
electronic components distributor