75
7679H–CAN–08/08
AT90CAN32/64/128
relates the alternate functions of Port A to the overriding signals shown
Note:
1. ADA is short for ADdress Active and represents the time when address is output. See
nal Memory Interface” on page 27
for details.
Note:
1. ADA is short for ADdress Active and represents the time when address is output. See
nal Memory Interface” on page 27
for details.
Table 9-4.
Overriding Signals for Alternate Functions in PA7..PA4
Signal Name
PA7/AD7
PA6/AD6
PA5/AD5
PA4/AD4
PUOE
SRE
•
(ADA
+
WR)
SRE
•
(ADA
+
WR)
SRE
•
(ADA
+
WR)
SRE
•
(ADA
+
WR)
PUOV
0
0
0
0
DDOE
SRE
SRE
SRE
SRE
DDOV
WR
+
ADA
WR
+
ADA
WR
+
ADA
WR
+
ADA
PVOE
SRE
SRE
SRE
SRE
PVOV
A7
•
+
D7
OUTPUT
•
WR
A6
•
+
D6
OUTPUT
•
WR
A5
•
+
D5
OUTPUT
•
WR
A4
•
+
D4
OUTPUT
•
WR
PTOE
0
0
0
0
DIEOE
0
0
0
0
DIEOV
0
0
0
0
DI
D7 INPUT
D6 INPUT
D5 INPUT
D4 INPUT
AIO
–
–
–
–
Table 9-5.
Overriding Signals for Alternate Functions in PA3..PA0
Signal Name
PA3/AD3
PA2/AD2
PA1/AD1
PA0/AD0
PUOE
SRE
•
(ADA
+
WR)
SRE
•
(ADA
+
WR)
SRE
•
(ADA
+
WR)
SRE
•
(ADA
+
WR)
PUOV
0
0
0
0
DDOE
SRE
SRE
SRE
SRE
DDOV
WR
+
ADA
WR
+
ADA
WR
+
ADA
WR
+
ADA
PVOE
SRE
SRE
SRE
SRE
PVOV
A3
•
+
D3
OUTPUT
•
WR
A2
•
ADA
+
D2
OUTPUT
•
WR
A1
•
ADA
+
D1
OUTPUT
•
WR
A0
•
+
D0
OUTPUT
•
WR
PTOE
0
0
0
0
DIEOE
0
0
0
0
DIEOV
0
0
0
0
DI
D3 INPUT
D2 INPUT
D1 INPUT
D0 INPUT
AIO
–
–
–
–