ADSP-219x/2192 DSP Hardware Reference B-103
ADSP-2192 DSP Peripheral Registers
#define PCI_Rx0CURCNTH 0x0E // Rx0 DMA Current Count Bits 31:16
#define PCI_Tx0BADDRL 0x10 // Tx0 DMA Base Address Bits 15:0
#define PCI_Tx0BADDRH 0x12 // Tx0 DMA Base Address Bits 31:16
#define PCI_Tx0CURADDRL 0x14 // Tx0 DMA Current Address Bits 15:0
#define PCI_Tx0CURADDRH 0x16 // Tx0 DMA Current Address Bits 31:16
#define PCI_Tx0BCNTL 0x18 // Tx0 DMA Base Count Bits 15:0
#define PCI_Tx0BCNTH 0x1A // Tx0 DMA Base Count Bits 31:16
#define PCI_Tx0CURCNTL 0x1C // Tx0 DMA Current Count Bits 15:0
#define PCI_Tx0CURCNTH 0x1E // Tx0 DMA Current Count Bits 31:16
#define PCI_Rx1BADDRL 0x20 // Rx1 DMA Base Address Bits 15:0
#define PCI_Rx1BADDRH 0x22 // Rx1 DMA Base Address Bits 31:16
#define PCI_Rx1CURADDRL 0x24 // Rx1 DMA Current Address Bits 15:0
#define PCI_Rx1CURADDRH 0x26 // Rx1 DMA Current Address Bits 31:16
#define PCI_Rx1BCNTL 0x28 // Rx1 DMA Base Count Bits 15:0
#define PCI_Rx1BCNTH 0x2A // Rx1 DMA Base Count Bits 31:16
#define PCI_Rx1CURCNTL 0x2C // Rx1 DMA Current Count Bits 15:0
#define PCI_Rx1CURCNTH 0x2E // Rx1 DMA Current Count Bits 31:16
#define PCI_Tx1BADDRL 0x30 // Tx1 DMA Base Address Bits 15:0
#define PCI_Tx1BADDRH 0x32 // Tx1 DMA Base Address Bits 31:16
#define PCI_Tx1CURADDRL 0x34 // Tx1 DMA Current Address Bits 15:0
#define PCI_Tx1CURADDRh 0x36 // Tx1 DMA Current Address Bits 31:16
#define PCI_Tx1BCNTL 0x38 // Tx1 DMA Base Count Bits 15:0
#define PCI_Tx1BCNTH 0x3A // Tx1 DMA Base Count Bits 31:16
#define PCI_Tx1CURCNTL 0x3C // Tx1 DMA Current Count Bits 15:0
#define PCI_Tx1CURCNTH 0x3E // Tx1 DMA Current Count Bits 31:16
#define PCI_Rx0IRQCNTL 0x40 // Rx0 DMA Interrupt Count Bits 15:0
#define PCI_Rx0IRQCNTH 0x42 // Rx0 DMA Interrupt Count Bits 23:16
#define PCI_Rx0IRQBCNTL 0x44 // Rx0 DMA Interrupt Base Count Bits 15:0
#define PCI_Rx0IRQBCNTH 0x46 // Rx0 DMA Interrupt Base Count Bits 23:16
#define PCI_Tx0IRQCNTL 0x48 // Tx0 DMA Interrupt Count Bits 15:0
#define PCI_Tx0IRQCNTH 0x4A // Tx0 DMA Interrupt Count Bits 23:16
#define PCI_Tx0IRQBCNTL 0x4C // Tx0 DMA Interrupt Base Count Bits 15:0
#define PCI_Tx0IRQBCNTH 0x4E // Tx0 DMA Interrupt Base Count Bits 23:16
#define PCI_Rx1IRQCNTL 0x50 // Rx1 DMA Interrupt Count Bits 15:0
#define PCI_Rx1IRQCNTH 0x52 // Rx1 DMA Interrupt Count Bits 23:16
#define PCI_Rx1IRQBCNTL 0x54 // Rx1 DMA Interrupt Base Count Bits 15:0
#define PCI_Rx1IRQBCNTH 0x56 // Rx1 DMA Interrupt Base Count Bits 23:16