
Similarly, the following figure shows the same settings in a multiple-lane configuration. In a multi-
lane configuration, the middle-most GTM transceiver should be selected to be the source of
TXPROGDIVCLK. For example, in a multi-lane configuration of six GTM transceivers consisting
of three contiguous Duals, one of the middle GTM transceivers in the middle Dual should be
selected as the source of TXPROGDIVCLK.
Figure 27:
Multiple Lanes—TXPROGDIVCLK Drives TXUSRCLK and TXUSRCLK2 (64-Bit,
80-Bit, or 128-Bit Mode)
Design in UltraScale
Architecture
UltraScale
Devices GTM
Transceiver
TXPROGDIVCLK
BUFG_GT
1
TXUSRCLK2
2
TXUSRCLK
2,3
TXDATA (TX data width =
64/80/128 bits)
UltraScale
Devices GTM
Transceiver
TXDATA (TX data width = 64/80/128 bits)
TXUSRCLK
2,3
TXUSRCLK2
2
X20912-111918
Notes relevant to the figure:
1. For details about placement constraints and restrictions on clocking resources (such as
BUFG_GT and BUFG_GT_SYNC), refer to the UltraScale Architecture Clocking Resources User
Guide (
2. F
TXUSRCLK2
= F
TXUSRCLK
.
Chapter 3: Transmitter
UG581 (v1.0) January 4, 2019
Virtex Ult GTM Transceivers
60